The combination of CTLE, FFE, and DFE can compensate for both the pre-cursor and post-cursor
of the transmitted bit. All equalization loops are auto-adaptive to handle a wide range of channel
profiles and to compensate for any PVT variations.
Figure 39:
GTM RX Equalization
Adaptation
Controller
CDR
Termination
P
N
AGC
ADC
FFE
DFE
SIPO
CTLE
Data to PCS
X20924-053118
Ports and Attributes
The following table defines the RX equalizer ports.
Table 50: RX Equalizer Ports
Port
Dir
Clock Domain
Description
CH[0/1]_RXADAPTRESET
In
Async
This port is driven High and then deasserted
to start a single-mode reset on RX adaptation.
The reset is not dependent on RXRESETMODE
or RXPMARESETMASK setting.
CH[0/1]_RXADCCALRESET
In
Async
Reserved. Tie to
1’b0
.
CH[0/1]_RXADCCLKGENRESET
In
Async
This port is driven High and then deasserted
to start a single-mode reset on the RX ADC
CLKGEN. The reset is not dependent on
RXRESETMODE or RXPMARESETMASK setting.
CH[0/1]_RXDFERESET
In
Async
This port is driven High and then deasserted
to start a single-mode reset on the DFE. The
reset is not dependent on RXRESETMODE or
RXPMARESETMASK setting.
CH[0/1]_RXDSPRESET
In
Async
This port is driven High and then deasserted
to start a single-mode reset on the DSP. The
reset is not dependent on RXRESETMODE or
RXPMARESETMASK setting.
CH[0/1]_RXEQTRAINING
In
Async
Reserved. Tie to
1'b0
.
The following table defines the RX equalizer attributes.
Chapter 4: Receiver
UG581 (v1.0) January 4, 2019
Virtex Ult GTM Transceivers
88