Table 74: GTM Transceiver PCB Design Checklist (cont'd)
Pins
Recommendations
MGTAVCC[N]
•
For Ult FPGAs, the nominal voltage is 0.9 VDC.
•
See the Ult device data sheets (see
http://www.xilinx.com/documentation
) for power
supply voltage tolerances.
•
The power supply regulator for this voltage should not be shared with non-transceiver loads.
•
Many packages have multiple groups of power supply connections in the package for
MGTAVCC. Information on pin locations for each package can be found in the UltraScale and
Ult FPGAs Packaging and Pinouts Product Specification (
).
•
The following filter capacitor is recommended:
○
1 of 4.7 μF ± 10% per power supply group (see
Figure 48: Ult Device Transceiver
Power Supply Groups and RCAL Master
•
For optimal performance, power supply noise must be less than 10 mVpp.
•
If all of the Duals in a power supply group are not used, the associated power pins can be left
unconnected or tied to GND.
•
For power consumption, refer to the Xilinx Power Estimator (XPE) at
MGTMAVTT[N]
•
For Ult FPGAs, the nominal voltage is 1.2 VDC.
•
See the Ult device data sheets (see
http://www.xilinx.com/documentation
) for power
supply voltage tolerances.
•
The power supply regulator for this voltage should not be shared with non-transceiver loads.
•
Many packages have multiple groups of power supply connections in the package for
MGTAVTT. Information on pin locations for each package can be found in the UltraScale and
Ult FPGAs Packaging and Pinouts Product Specification (
).
•
The following filter capacitor is recommended:
○
1 of 4.7 μF ± 10% per power supply group (see
Figure 48: Ult Device Transceiver
Power Supply Groups and RCAL Master
•
For optimal performance, power supply noise must be less than 10 mVpp.
•
If all of the Duals in a power supply group are not used, the associated power pins can be left
unconnected or tied to GND.
•
For power consumption, refer to the Xilinx Power Estimator (XPE) at
Chapter 5: Board Design Guidelines
UG581 (v1.0) January 4, 2019
Virtex Ult GTM Transceivers
131