Section 21 FSI Interface
Rev. 1.00 Apr. 28, 2008 Page 715 of 994
REJ09B0452-0100
(2)
FSI Command Write
If an LPC/FW memory write cycle for the FSI command space occurs, the FSI performs the FSI-
FLASH command write operation. Figure 21.12 shows an example of FSI Command write
operation.
CMDHBAR: H'EFFF
H'EFFF_0000
*
H'EFFF_F000
H'EFFF_F00F
H'EFFF_FFFF
Host address
CMD0
CMD1
CMDE
CMDF
FSICMDR[7:0]
FSICMDI
FSICMDIE
CMDBUSY
Command data (H'00 to H'FF)
B'0
B'1
B'0
B'1
B'1
Interrupt requests
→
→
Note:
*
The upper 16 bits of the host address are set to the value in the CMDHBAR register.
Figure 21.12 FSI Command Write Operation (Example)
As shown in figure 21.12, if a host address ranging from H'EFFF_F000 to H'EFFF_F00F is
accessed in LPC/FW memory write cycle while the CMDHBAR register is set to H'EFFF, the
write data is stored in FSICMDR, and then the CMDBUSY and FSICMDI flags in FSILSTR1 are
set to 1. In this case, an interrupt is requested according to the FSICMDIE state. Sync is not
returned if the host address to be input is out of the determined range. In FSI command write, no
wait cycle will be inserted to the LPC bus cycle. If the CMDBUSY flag is set to 1, Sync is not
returned during the operations other than FSI command read.
Содержание H8S/2100 Series
Страница 2: ...Rev 1 00 Apr 28 2008 Page ii of xxvi...
Страница 54: ...Section 1 Overview Rev 1 00 Apr 28 2008 Page 28 of 994 REJ09B0452 0100...
Страница 92: ...Section 2 CPU Rev 1 00 Apr 28 2008 Page 66 of 994 REJ09B0452 0100...
Страница 158: ...Section 5 Interrupt Controller Rev 1 00 Apr 28 2008 Page 132 of 994 REJ09B0452 0100...
Страница 244: ...Section 8 8 Bit PWM Timer PWMU Rev 1 00 Apr 28 2008 Page 218 of 994 REJ09B0452 0100...
Страница 330: ...Section 10 16 Bit Timer Pulse Unit TPU Rev 1 00 Apr 28 2008 Page 304 of 994 REJ09B0452 0100...
Страница 354: ...Section 11 16 Bit Cycle Measurement Timer TCM Rev 1 00 Apr 28 2008 Page 328 of 994 REJ09B0452 0100...
Страница 380: ...Section 12 16 Bit Duty Period Measurement Timer TDP Rev 1 00 Apr 28 2008 Page 354 of 994 REJ09B0452 0100...
Страница 416: ...Section 13 8 Bit Timer TMR Rev 1 00 Apr 28 2008 Page 390 of 994 REJ09B0452 0100...
Страница 494: ...Section 15 Serial Communication Interface SCI Rev 1 00 Apr 28 2008 Page 468 of 994 REJ09B0452 0100...
Страница 612: ...Section 18 I 2 C Bus Interface IIC Rev 1 00 Apr 28 2008 Page 586 of 994 REJ09B0452 0100...
Страница 706: ...Section 20 LPC Interface LPC Rev 1 00 Apr 28 2008 Page 680 of 994 REJ09B0452 0100...
Страница 752: ...Section 21 FSI Interface Rev 1 00 Apr 28 2008 Page 726 of 994 REJ09B0452 0100...
Страница 774: ...Section 23 RAM Rev 1 00 Apr 28 2008 Page 748 of 994 REJ09B0452 0100...
Страница 1008: ...Section 28 Electrical Characteristics Rev 1 00 Apr 28 2008 Page 982 of 994 REJ09B0452 0100...
Страница 1020: ...Rev 1 00 Apr 28 2008 Page 994 of 994 REJ09B0452 0100...
Страница 1023: ......
Страница 1024: ...H8S 2117R Group Hardware Manual...