Section 16 CIR Interface
Rev. 1.00 Apr. 28, 2008 Page 472 of 994
REJ09B0452-0100
Register Name
Abbreviation
R/W
Initial Value
Address
Repeat header minimum low-level period
register
RMIN R/W
H'00 H'FA50
Repeat header maximum low-level period
register
RMAX R/W
H'00 H'FA51
Notes: 1. Before accessing these registers, clear the MSTPA3 bit (bit 3) in MSTPCRA to 0.
2. See the description of each register for details on R/W.
16.3.1
Receive Control Register 1 (CCR1)
CCR1 enable/disable the CIR reception, controls a software reset of the CIR, select the polarity of
the CIR input signals, and select the reference clock for CIR reception.
Bit Bit
Name
Initial
Value R/W
Description
7
CIRE
0
R/W
CIR Receive Enable
0: The CIR reception is disabled.
1: The CIR reception is enabled (Port is CIRI input
pin).
6 SRES 0 R/W
CIR
Software
Reset
Controls initialization of the internal sequencer of the
CIR.
0: Normal operation
1: The internal sequencer is cleared.
Writing 1 to this bit generates a clear signal for the
internal sequencer in the corresponding module,
resulting in the initialization of the CIR's internal state.
5
CPHS
0
R/W
Input Signal Polarity Select
0: CIR input signal is used as is.
1: CIR input signal is inverted before use.
4
MLS
0
R/W
Receive Data Format Select
0: LSB-first data is received.
1: MSB-first data is received.
Содержание H8S/2100 Series
Страница 2: ...Rev 1 00 Apr 28 2008 Page ii of xxvi...
Страница 54: ...Section 1 Overview Rev 1 00 Apr 28 2008 Page 28 of 994 REJ09B0452 0100...
Страница 92: ...Section 2 CPU Rev 1 00 Apr 28 2008 Page 66 of 994 REJ09B0452 0100...
Страница 158: ...Section 5 Interrupt Controller Rev 1 00 Apr 28 2008 Page 132 of 994 REJ09B0452 0100...
Страница 244: ...Section 8 8 Bit PWM Timer PWMU Rev 1 00 Apr 28 2008 Page 218 of 994 REJ09B0452 0100...
Страница 330: ...Section 10 16 Bit Timer Pulse Unit TPU Rev 1 00 Apr 28 2008 Page 304 of 994 REJ09B0452 0100...
Страница 354: ...Section 11 16 Bit Cycle Measurement Timer TCM Rev 1 00 Apr 28 2008 Page 328 of 994 REJ09B0452 0100...
Страница 380: ...Section 12 16 Bit Duty Period Measurement Timer TDP Rev 1 00 Apr 28 2008 Page 354 of 994 REJ09B0452 0100...
Страница 416: ...Section 13 8 Bit Timer TMR Rev 1 00 Apr 28 2008 Page 390 of 994 REJ09B0452 0100...
Страница 494: ...Section 15 Serial Communication Interface SCI Rev 1 00 Apr 28 2008 Page 468 of 994 REJ09B0452 0100...
Страница 612: ...Section 18 I 2 C Bus Interface IIC Rev 1 00 Apr 28 2008 Page 586 of 994 REJ09B0452 0100...
Страница 706: ...Section 20 LPC Interface LPC Rev 1 00 Apr 28 2008 Page 680 of 994 REJ09B0452 0100...
Страница 752: ...Section 21 FSI Interface Rev 1 00 Apr 28 2008 Page 726 of 994 REJ09B0452 0100...
Страница 774: ...Section 23 RAM Rev 1 00 Apr 28 2008 Page 748 of 994 REJ09B0452 0100...
Страница 1008: ...Section 28 Electrical Characteristics Rev 1 00 Apr 28 2008 Page 982 of 994 REJ09B0452 0100...
Страница 1020: ...Rev 1 00 Apr 28 2008 Page 994 of 994 REJ09B0452 0100...
Страница 1023: ......
Страница 1024: ...H8S 2117R Group Hardware Manual...