Rev. 1.00 Apr. 28, 2008 Page xiv of xxvi
10.3.4
Timer Interrupt Enable Register (TIER)............................................................... 258
10.3.5
Timer Status Register (TSR)................................................................................. 260
10.3.6
Timer Counter (TCNT)......................................................................................... 263
10.3.7
Timer General Register (TGR) ............................................................................. 263
10.3.8
Timer Start Register (TSTR) ................................................................................ 263
10.3.9
Timer Synchro Register (TSYR) .......................................................................... 264
10.4
Interface to Bus Master...................................................................................................... 265
10.4.1
16-Bit Registers .................................................................................................... 265
10.4.2
8-Bit Registers ...................................................................................................... 265
10.5
Operation ........................................................................................................................... 267
10.5.1
Basic Functions..................................................................................................... 267
10.5.2
Synchronous Operation......................................................................................... 273
10.5.3
Buffer Operation ................................................................................................... 275
10.5.4
PWM Modes......................................................................................................... 279
10.5.5
Phase Counting Mode........................................................................................... 283
10.6
Interrupts............................................................................................................................ 288
10.6.1
Interrupt Source and Priority ................................................................................ 288
10.6.2
A/D Converter Activation..................................................................................... 289
10.7
Operation Timing............................................................................................................... 290
10.7.1
Input/Output Timing ............................................................................................. 290
10.7.2
Interrupt Signal Timing ........................................................................................ 294
10.8
Usage Notes ....................................................................................................................... 297
10.8.1
Input Clock Restrictions ....................................................................................... 297
10.8.2
Caution on Period Setting ..................................................................................... 297
10.8.3
Conflict between TCNT Write and Clear Operations........................................... 298
10.8.4
Conflict between TCNT Write and Increment Operations ................................... 298
10.8.5
Conflict between TGR Write and Compare Match............................................... 299
10.8.6
Conflict between Buffer Register Write and Compare Match .............................. 299
10.8.7
Conflict between TGR Read and Input Capture ................................................... 300
10.8.8
Conflict between TGR Write and Input Capture .................................................. 301
10.8.9
Conflict between Buffer Register Write and Input Capture.................................. 301
10.8.10
Conflict between Overflow/Underflow and Counter Clearing ............................. 302
10.8.11
Conflict between TCNT Write and Overflow/Underflow .................................... 303
10.8.12
Multiplexing of I/O Pins ....................................................................................... 303
10.8.13
Module Stop Mode Setting ................................................................................... 303
Содержание H8S/2100 Series
Страница 2: ...Rev 1 00 Apr 28 2008 Page ii of xxvi...
Страница 54: ...Section 1 Overview Rev 1 00 Apr 28 2008 Page 28 of 994 REJ09B0452 0100...
Страница 92: ...Section 2 CPU Rev 1 00 Apr 28 2008 Page 66 of 994 REJ09B0452 0100...
Страница 158: ...Section 5 Interrupt Controller Rev 1 00 Apr 28 2008 Page 132 of 994 REJ09B0452 0100...
Страница 244: ...Section 8 8 Bit PWM Timer PWMU Rev 1 00 Apr 28 2008 Page 218 of 994 REJ09B0452 0100...
Страница 330: ...Section 10 16 Bit Timer Pulse Unit TPU Rev 1 00 Apr 28 2008 Page 304 of 994 REJ09B0452 0100...
Страница 354: ...Section 11 16 Bit Cycle Measurement Timer TCM Rev 1 00 Apr 28 2008 Page 328 of 994 REJ09B0452 0100...
Страница 380: ...Section 12 16 Bit Duty Period Measurement Timer TDP Rev 1 00 Apr 28 2008 Page 354 of 994 REJ09B0452 0100...
Страница 416: ...Section 13 8 Bit Timer TMR Rev 1 00 Apr 28 2008 Page 390 of 994 REJ09B0452 0100...
Страница 494: ...Section 15 Serial Communication Interface SCI Rev 1 00 Apr 28 2008 Page 468 of 994 REJ09B0452 0100...
Страница 612: ...Section 18 I 2 C Bus Interface IIC Rev 1 00 Apr 28 2008 Page 586 of 994 REJ09B0452 0100...
Страница 706: ...Section 20 LPC Interface LPC Rev 1 00 Apr 28 2008 Page 680 of 994 REJ09B0452 0100...
Страница 752: ...Section 21 FSI Interface Rev 1 00 Apr 28 2008 Page 726 of 994 REJ09B0452 0100...
Страница 774: ...Section 23 RAM Rev 1 00 Apr 28 2008 Page 748 of 994 REJ09B0452 0100...
Страница 1008: ...Section 28 Electrical Characteristics Rev 1 00 Apr 28 2008 Page 982 of 994 REJ09B0452 0100...
Страница 1020: ...Rev 1 00 Apr 28 2008 Page 994 of 994 REJ09B0452 0100...
Страница 1023: ......
Страница 1024: ...H8S 2117R Group Hardware Manual...