Rev. 1.00 Apr. 28, 2008 Page xvii of xxvi
13.5.6
Timing of Overflow Flag (OVF) Setting .............................................................. 379
13.6
TMR_0 and TMR_1 Cascaded Connection ....................................................................... 380
13.6.1
16-Bit Count Mode ............................................................................................... 380
13.6.2
Compare-Match Count Mode ............................................................................... 380
13.7
TMR_Y and TMR_X Cascaded Connection ..................................................................... 381
13.7.1
16-Bit Count Mode ............................................................................................... 381
13.7.2
Compare-Match Count Mode ............................................................................... 381
13.7.3
Input Capture Operation ....................................................................................... 382
13.8
Interrupt Sources................................................................................................................ 384
13.9
Usage Notes ....................................................................................................................... 385
13.9.1
Conflict between TCNT Write and Counter Clear................................................ 385
13.9.2
Conflict between TCNT Write and Count-Up ...................................................... 385
13.9.3
Conflict between TCOR Write and Compare-Match............................................ 386
13.9.4
Conflict between Compare-Matches A and B ...................................................... 386
13.9.5
Switching of Internal Clocks and TCNT Operation.............................................. 387
13.9.6
Mode Setting with Cascaded Connection ............................................................. 389
13.9.7
Module Stop Mode Setting ................................................................................... 389
Section 14 Watchdog Timer (WDT)..................................................................391
14.1
Features.............................................................................................................................. 391
14.2
Input/Output Pins ............................................................................................................... 393
14.3
Register Descriptions ......................................................................................................... 393
14.3.1
Timer Counter (TCNT)......................................................................................... 394
14.3.2
Timer Control/Status Register (TCSR)................................................................. 394
14.4
Operation ........................................................................................................................... 398
14.4.1
Watchdog Timer Mode ......................................................................................... 398
14.4.2
Interval Timer Mode ............................................................................................. 399
14.5
Interrupt Sources................................................................................................................ 400
14.6
Usage Notes ....................................................................................................................... 400
14.6.1
Notes on Register Access...................................................................................... 400
14.6.2
Conflict between Timer Counter (TCNT) Write and Increment........................... 401
14.6.3
Changing Values of CKS2 to CKS0 Bits.............................................................. 402
14.6.4
Changing Value of PSS Bit................................................................................... 402
14.6.5
Switching between Watchdog Timer Mode and Interval Timer Mode................. 402
Содержание H8S/2100 Series
Страница 2: ...Rev 1 00 Apr 28 2008 Page ii of xxvi...
Страница 54: ...Section 1 Overview Rev 1 00 Apr 28 2008 Page 28 of 994 REJ09B0452 0100...
Страница 92: ...Section 2 CPU Rev 1 00 Apr 28 2008 Page 66 of 994 REJ09B0452 0100...
Страница 158: ...Section 5 Interrupt Controller Rev 1 00 Apr 28 2008 Page 132 of 994 REJ09B0452 0100...
Страница 244: ...Section 8 8 Bit PWM Timer PWMU Rev 1 00 Apr 28 2008 Page 218 of 994 REJ09B0452 0100...
Страница 330: ...Section 10 16 Bit Timer Pulse Unit TPU Rev 1 00 Apr 28 2008 Page 304 of 994 REJ09B0452 0100...
Страница 354: ...Section 11 16 Bit Cycle Measurement Timer TCM Rev 1 00 Apr 28 2008 Page 328 of 994 REJ09B0452 0100...
Страница 380: ...Section 12 16 Bit Duty Period Measurement Timer TDP Rev 1 00 Apr 28 2008 Page 354 of 994 REJ09B0452 0100...
Страница 416: ...Section 13 8 Bit Timer TMR Rev 1 00 Apr 28 2008 Page 390 of 994 REJ09B0452 0100...
Страница 494: ...Section 15 Serial Communication Interface SCI Rev 1 00 Apr 28 2008 Page 468 of 994 REJ09B0452 0100...
Страница 612: ...Section 18 I 2 C Bus Interface IIC Rev 1 00 Apr 28 2008 Page 586 of 994 REJ09B0452 0100...
Страница 706: ...Section 20 LPC Interface LPC Rev 1 00 Apr 28 2008 Page 680 of 994 REJ09B0452 0100...
Страница 752: ...Section 21 FSI Interface Rev 1 00 Apr 28 2008 Page 726 of 994 REJ09B0452 0100...
Страница 774: ...Section 23 RAM Rev 1 00 Apr 28 2008 Page 748 of 994 REJ09B0452 0100...
Страница 1008: ...Section 28 Electrical Characteristics Rev 1 00 Apr 28 2008 Page 982 of 994 REJ09B0452 0100...
Страница 1020: ...Rev 1 00 Apr 28 2008 Page 994 of 994 REJ09B0452 0100...
Страница 1023: ......
Страница 1024: ...H8S 2117R Group Hardware Manual...