Section 26 Power-Down Modes
Rev. 1.00 Apr. 28, 2008 Page 850 of 994
REJ09B0452-0100
26.3 Medium-Speed
Mode
The operating mode changes to medium-speed mode as soon as the current bus cycle ends by the
settings of the SCK2 to SCK0 bits in SBYCR. The operating clock can be selected from
φ
/2,
φ
/4,
φ
/8,
φ
/16, or
φ
/32. On-chip peripheral functions other than the bus masters and the PS2 operate on
the system clock (
φ
).
In medium-speed mode, a bus access is executed in the specified number of states with respect to
the bus master operating clock. For example, if
φ
/4 is selected as the operating clock, on-chip
memory is accessed in four states, and internal I/O registers in eight states.
A transition is made from medium-speed mode to high-speed mode at the end of the current bus
cycle by clearing all of bits SCK2 to SCK0 to 0.
If the SLEEP instruction is executed when the SSBY bit in SBYCR is 0 and the LSON bit in
LPWRCR is 0, a transition is made to sleep mode. When sleep mode is canceled by an interrupt,
medium-speed mode is restored. When the SLEEP instruction is executed with the SSBY bit set to
1, the LSON bit in LPWRCR set to 0, and the PSS bit in TCSR (WDT_1) set to 0, operation shifts
to software standby mode. When software standby mode is canceled by an external interrupt,
medium-speed mode is restored.
When the
RES
pin is driven low and medium-speed mode is cancelled, operation shifts to the reset
state. The same applies to a reset caused by an overflow of the watchdog timer.
Figure 26.2 shows the timing of medium-speed mode.
peripheral module
clock
φ
,
SBYCR
SBYCR
Bus master clock
Internal address bus
Medium-speed mode
Internal write signal
Figure 26.2 Timing of Medium-Speed Mode
Содержание H8S/2100 Series
Страница 2: ...Rev 1 00 Apr 28 2008 Page ii of xxvi...
Страница 54: ...Section 1 Overview Rev 1 00 Apr 28 2008 Page 28 of 994 REJ09B0452 0100...
Страница 92: ...Section 2 CPU Rev 1 00 Apr 28 2008 Page 66 of 994 REJ09B0452 0100...
Страница 158: ...Section 5 Interrupt Controller Rev 1 00 Apr 28 2008 Page 132 of 994 REJ09B0452 0100...
Страница 244: ...Section 8 8 Bit PWM Timer PWMU Rev 1 00 Apr 28 2008 Page 218 of 994 REJ09B0452 0100...
Страница 330: ...Section 10 16 Bit Timer Pulse Unit TPU Rev 1 00 Apr 28 2008 Page 304 of 994 REJ09B0452 0100...
Страница 354: ...Section 11 16 Bit Cycle Measurement Timer TCM Rev 1 00 Apr 28 2008 Page 328 of 994 REJ09B0452 0100...
Страница 380: ...Section 12 16 Bit Duty Period Measurement Timer TDP Rev 1 00 Apr 28 2008 Page 354 of 994 REJ09B0452 0100...
Страница 416: ...Section 13 8 Bit Timer TMR Rev 1 00 Apr 28 2008 Page 390 of 994 REJ09B0452 0100...
Страница 494: ...Section 15 Serial Communication Interface SCI Rev 1 00 Apr 28 2008 Page 468 of 994 REJ09B0452 0100...
Страница 612: ...Section 18 I 2 C Bus Interface IIC Rev 1 00 Apr 28 2008 Page 586 of 994 REJ09B0452 0100...
Страница 706: ...Section 20 LPC Interface LPC Rev 1 00 Apr 28 2008 Page 680 of 994 REJ09B0452 0100...
Страница 752: ...Section 21 FSI Interface Rev 1 00 Apr 28 2008 Page 726 of 994 REJ09B0452 0100...
Страница 774: ...Section 23 RAM Rev 1 00 Apr 28 2008 Page 748 of 994 REJ09B0452 0100...
Страница 1008: ...Section 28 Electrical Characteristics Rev 1 00 Apr 28 2008 Page 982 of 994 REJ09B0452 0100...
Страница 1020: ...Rev 1 00 Apr 28 2008 Page 994 of 994 REJ09B0452 0100...
Страница 1023: ......
Страница 1024: ...H8S 2117R Group Hardware Manual...