Rev. 1.00 Apr. 28, 2008 Page xxi of xxvi
18.3.3
Second Slave Address Register (SARX) .............................................................. 538
18.3.4
I
2
C Bus Mode Register (ICMR)............................................................................ 540
18.3.5
I
2
C Bus Control Register (ICCR).......................................................................... 543
18.3.6
I
2
C Bus Status Register (ICSR)............................................................................. 551
18.3.7
I
2
C Bus Control Initialization Register (ICRES)................................................... 555
18.3.8
I
2
C Bus Extended Control Register (ICXR).......................................................... 556
18.4
Operation ........................................................................................................................... 560
18.4.1
I
2
C Bus Data Format ............................................................................................. 560
18.4.2
Initialization .......................................................................................................... 562
18.4.3
Master Transmit Operation ................................................................................... 562
18.4.4
Master Receive Operation..................................................................................... 567
18.4.5
Slave Receive Operation....................................................................................... 570
18.4.6
Slave Transmit Operation ..................................................................................... 574
18.4.7
IRIC Setting Timing and SCL Control ................................................................. 577
18.4.8
Noise Canceler...................................................................................................... 579
18.4.9
Initialization of Internal State ............................................................................... 579
18.5
Interrupt Sources................................................................................................................ 581
18.6
Usage Notes ....................................................................................................................... 582
18.6.1
Module Stop Mode Setting ................................................................................... 585
Section 19 Keyboard Buffer Control Unit (PS2)...............................................587
19.1
Features.............................................................................................................................. 587
19.2
Input/Output Pins ............................................................................................................... 589
19.3
Register Descriptions ......................................................................................................... 590
19.3.1
Keyboard Control Register 1 (KBCR1)................................................................ 591
19.3.2
Keyboard Buffer Control Register 2 (KBCR2) .................................................... 593
19.3.3
Keyboard Control Register H (KBCRH) .............................................................. 594
19.3.4
Keyboard Control Register L (KBCRL) ............................................................... 596
19.3.5
Keyboard Data Buffer Register (KBBR) .............................................................. 598
19.3.6
Keyboard Buffer Transmit Data Register (KBTR) ............................................... 598
19.4
Operation ........................................................................................................................... 599
19.4.1
Receive Operation................................................................................................. 599
19.4.2
Transmit Operation ............................................................................................... 601
19.4.3
Receive Abort ....................................................................................................... 602
19.4.4
KCLKI and KDI Read Timing.............................................................................. 605
19.4.5
KCLKO and KDO Write Timing.......................................................................... 605
19.4.6
KBF Setting Timing and KCLK Control .............................................................. 606
19.4.7
Receive Timing..................................................................................................... 607
19.4.8
Operation during Data Reception ......................................................................... 607
19.4.9
KCLK Fall Interrupt Operation............................................................................. 608
Содержание H8S/2100 Series
Страница 2: ...Rev 1 00 Apr 28 2008 Page ii of xxvi...
Страница 54: ...Section 1 Overview Rev 1 00 Apr 28 2008 Page 28 of 994 REJ09B0452 0100...
Страница 92: ...Section 2 CPU Rev 1 00 Apr 28 2008 Page 66 of 994 REJ09B0452 0100...
Страница 158: ...Section 5 Interrupt Controller Rev 1 00 Apr 28 2008 Page 132 of 994 REJ09B0452 0100...
Страница 244: ...Section 8 8 Bit PWM Timer PWMU Rev 1 00 Apr 28 2008 Page 218 of 994 REJ09B0452 0100...
Страница 330: ...Section 10 16 Bit Timer Pulse Unit TPU Rev 1 00 Apr 28 2008 Page 304 of 994 REJ09B0452 0100...
Страница 354: ...Section 11 16 Bit Cycle Measurement Timer TCM Rev 1 00 Apr 28 2008 Page 328 of 994 REJ09B0452 0100...
Страница 380: ...Section 12 16 Bit Duty Period Measurement Timer TDP Rev 1 00 Apr 28 2008 Page 354 of 994 REJ09B0452 0100...
Страница 416: ...Section 13 8 Bit Timer TMR Rev 1 00 Apr 28 2008 Page 390 of 994 REJ09B0452 0100...
Страница 494: ...Section 15 Serial Communication Interface SCI Rev 1 00 Apr 28 2008 Page 468 of 994 REJ09B0452 0100...
Страница 612: ...Section 18 I 2 C Bus Interface IIC Rev 1 00 Apr 28 2008 Page 586 of 994 REJ09B0452 0100...
Страница 706: ...Section 20 LPC Interface LPC Rev 1 00 Apr 28 2008 Page 680 of 994 REJ09B0452 0100...
Страница 752: ...Section 21 FSI Interface Rev 1 00 Apr 28 2008 Page 726 of 994 REJ09B0452 0100...
Страница 774: ...Section 23 RAM Rev 1 00 Apr 28 2008 Page 748 of 994 REJ09B0452 0100...
Страница 1008: ...Section 28 Electrical Characteristics Rev 1 00 Apr 28 2008 Page 982 of 994 REJ09B0452 0100...
Страница 1020: ...Rev 1 00 Apr 28 2008 Page 994 of 994 REJ09B0452 0100...
Страница 1023: ......
Страница 1024: ...H8S 2117R Group Hardware Manual...