Section 21 FSI Interface
Rev. 1.00 Apr. 28, 2008 Page 703 of 994
REJ09B0452-0100
21.4 Operation
21.4.1
LPC/FW Memory Cycles
In LPC/FW memory read and write cycles, data is transferred using LAD3 to LAD0
synchronously with LCLK. The order of data transfer is shown in table 21.4. In a cycle returning
synchronization signal from the slave, the slave usually returns B'1010 to notify the host of error
occurrence; while the FSI in this LSI always returns B'0000 (Ready) or B'0110 (Long wait).
The FSI becomes busy if the received address matches an address in the host accessible range set
in the registers (FSIHBARH, FSIHBARL, FSISR, and CMDHBAR), and outputs a turn-around
signal to return to the idle state.
Table 21.4 LPC Memory Read/Write Cycles
LPC Memory Read Cycles
LPC Memory Write Cycles
State
Counts Content
Driven by Value (3 to 0)
Content
Driven by Value (3 to 0)
1 Start
Host 0000
Start
Host 0000
2 Cycle
type/
direction
Host 0100
Cycle
type/
direction
Host 0110
3
Address 1
Host
bit 31 to bit 28
Address 1
Host
bit 31 to bit 28
4
Address 2
Host
bit 27 to bit 24
Address 2
Host
bit 27 to bit 24
5
Address 3
Host
bit 23 to bit 20
Address 3
Host
bit 23 to bit 20
6
Address 4
Host
bit 19 to bit 16
Address 4
Host
bit 19 to bit 16
7
Address 5
Host
bit 15 to bit 12
Address 5
Host
bit 15 to bit 12
8
Address 6
Host
bit 11 to bit 8
Address 6
Host
bit 11 to bit 8
9
Address 7
Host
bit 7 to bit 4
Address 7
Host
bit 7 to bit 4
10
Address 8
Host
bit 3 to bit 0
Address 8
Host
bit 3 to bit 0
11 Turn-around
(recovery)
Host
1111
Data 1
Host
bit 3 to bit 0
12
Turn-around None
ZZZZ
Data 2
Host
bit 7 to bit 4
13 Wait
*
Slave
0110
Turn-around
(recovery)
Host 1111
Содержание H8S/2100 Series
Страница 2: ...Rev 1 00 Apr 28 2008 Page ii of xxvi...
Страница 54: ...Section 1 Overview Rev 1 00 Apr 28 2008 Page 28 of 994 REJ09B0452 0100...
Страница 92: ...Section 2 CPU Rev 1 00 Apr 28 2008 Page 66 of 994 REJ09B0452 0100...
Страница 158: ...Section 5 Interrupt Controller Rev 1 00 Apr 28 2008 Page 132 of 994 REJ09B0452 0100...
Страница 244: ...Section 8 8 Bit PWM Timer PWMU Rev 1 00 Apr 28 2008 Page 218 of 994 REJ09B0452 0100...
Страница 330: ...Section 10 16 Bit Timer Pulse Unit TPU Rev 1 00 Apr 28 2008 Page 304 of 994 REJ09B0452 0100...
Страница 354: ...Section 11 16 Bit Cycle Measurement Timer TCM Rev 1 00 Apr 28 2008 Page 328 of 994 REJ09B0452 0100...
Страница 380: ...Section 12 16 Bit Duty Period Measurement Timer TDP Rev 1 00 Apr 28 2008 Page 354 of 994 REJ09B0452 0100...
Страница 416: ...Section 13 8 Bit Timer TMR Rev 1 00 Apr 28 2008 Page 390 of 994 REJ09B0452 0100...
Страница 494: ...Section 15 Serial Communication Interface SCI Rev 1 00 Apr 28 2008 Page 468 of 994 REJ09B0452 0100...
Страница 612: ...Section 18 I 2 C Bus Interface IIC Rev 1 00 Apr 28 2008 Page 586 of 994 REJ09B0452 0100...
Страница 706: ...Section 20 LPC Interface LPC Rev 1 00 Apr 28 2008 Page 680 of 994 REJ09B0452 0100...
Страница 752: ...Section 21 FSI Interface Rev 1 00 Apr 28 2008 Page 726 of 994 REJ09B0452 0100...
Страница 774: ...Section 23 RAM Rev 1 00 Apr 28 2008 Page 748 of 994 REJ09B0452 0100...
Страница 1008: ...Section 28 Electrical Characteristics Rev 1 00 Apr 28 2008 Page 982 of 994 REJ09B0452 0100...
Страница 1020: ...Rev 1 00 Apr 28 2008 Page 994 of 994 REJ09B0452 0100...
Страница 1023: ......
Страница 1024: ...H8S 2117R Group Hardware Manual...