
Extension Instruction Specifications
3-37
If a stack area is in the internal RAM, any error making potential condition shown on the following cases 4 to 12 is
not generated.
Memory access instruction accesses to
the space other than internal RAM
Lcc instruction
High-speed multiplication instruction
or Multiply-and-accumulate instruction
The case where the High-speed multiplication instruction
uses 32-bit immediate value is excluded.
The interrupt
occurrence
Case 3:
Instruction flow
Branch
RET instruction with stack area
outside internal RAM area
High-speed multiplication instruction
or Multiply-and-accumulate instruction
The case where the number of returned register by RET instruction is 0 or 1 is excluded.
And also the case where 2 registers are returned by RET instruction and the High-speed
multiplication instruction uses 32-bit immediate value is excluded.
The interrupt
occurrence
Case 4:
Instruction flow
Branch
RET instruction with stack area
outside internal RAM area
An 1-cycle executing instruction
High-speed multiplication instruction
or Multiply-and-accumulate instruction
The case where the number of returned register by RET instruction is 0, 1 or 2 is excluded.
And also the case where the High-speed multiplication instruction uses 32-bit immediate
value is excluded.
The interrupt
occurrence
Case 5:
Instruction flow
Branch
RETF instruction with stack area
outside internal RAM area
High-speed multiplication instruction
or Multiply-and-accumulate instruction
The case where the number of returned register by RETF instruction is 0 is excluded.
The interrupt
occurrence
Case 6:
Instruction flow
Branch
RETF instruction with stack area
outside internal RAM area
An 1-cycle executing instruction
High-speed multiplication instruction
or Multiply-and-accumulate instruction
The case where the number of returned register by RETF instruction is 0 is excluded.
And also the case where the High-speed multiplication instruction uses 32-bit immediate
value is excluded.
The interrupt
occurrence
Case 7:
Instruction flow
Branch
CALL instruction with stack area
outside internal RAM area
High-speed multiplication instruction
or Multiply-and-accumulate instruction
The case where the High-speed multiplication instruction uses 32-bit immediate value is excluded.
The interrupt
occurrence
Case 8:
Instruction flow
Branch
Содержание MN103001G/F01K
Страница 1: ...MICROCOMPUTER MN1030 MN103001G F01K LSI User s Manual Pub No 23101 050E ...
Страница 2: ......
Страница 4: ......
Страница 6: ......
Страница 7: ...14 A D Converter 15 I O Ports 16 Internal Flash Memory 17 Ordering Mask ROM Appendix 14 15 16 17 ...
Страница 8: ......
Страница 9: ...Table of Contents List of Figures and Tables 0 ...
Страница 26: ...xviii ...
Страница 27: ...1 0 1 General Specifications ...
Страница 35: ...2 CPU 2 ...
Страница 57: ...3 Extension Instruction Specifications 3 ...
Страница 96: ...Extension Instruction Specifications 3 40 ...
Страница 97: ...4 Memory Modes 3 4 ...
Страница 102: ...Memory Modes 4 6 ...
Страница 103: ...5 Operating Mode 5 ...
Страница 107: ...6 Clock Generator 6 13 ...
Страница 111: ...7 Internal Memory 7 ...
Страница 114: ...Internal Memory 7 4 ...
Страница 115: ...8 Bus Controller BC 8 ...
Страница 189: ...9 Interrupt Controller 9 ...
Страница 220: ...Interrupt Controller 9 32 ...
Страница 221: ...10 8 bit Timers 9 10 ...
Страница 254: ...8 bit Timers 10 34 ...
Страница 255: ...11 16 bit Timers 11 ...
Страница 292: ...16 bit Timers 11 38 ...
Страница 293: ...12 Watchdog Timer 11 12 ...
Страница 302: ...Watchdog Timer 12 10 ...
Страница 303: ...13 Serial Interface 13 ...
Страница 354: ...Serial Interface 13 52 ...
Страница 355: ...14 A D Converter 14 ...
Страница 367: ...15 I O Ports 15 ...
Страница 431: ...16 Internal Flash Memory 16 ...
Страница 439: ...17 17 Ordering Mask ROM ...
Страница 442: ...Ordering Mask ROM 17 4 ...
Страница 443: ...Appendix ...