
I/O Ports
15-14
15.3.3 Pin Configurations
Table 15-3-1 shows the pin configurations for port 1.
Table 15-3-1 Port 1 Configuration
Port
Pin
P1n
P1M = "1"
P1M = "0"
No.
P1nD = "1"
P1nD = "0"
Port 1 96
P10
General-purpose output port
General-purpose input port
D0 *
1
Data input/output
<<AS>>
<<Address strobe output *Setting invalid>>
95
P11
General-purpose output port
General-purpose input port
D1 *
1
Data input/output
<<RWSEL>>
<<Read/write select output *Setting invalid>>
94
P12
General-purpose output port
General-purpose input port
D2 *
1
Data input/output
93
P13
General-purpose output port
General-purpose input port
D3 *
1
Data input/output
91
P14
General-purpose output port
General-purpose input port
D4 *
1
Data input/output
90
P15
General-purpose output port
General-purpose input port
D5 *
1
Data input/output
89
P16
General-purpose output port
General-purpose input port
D6 *
1
Data input/output
88
P17
General-purpose output port
General-purpose input port
D7 *
1
Data input/output
[Note 1]
: When reset (in address/data separate mode)
"General-purpose input port" is selected
in address/data multiplex mode
. pin No. 95 and 96,
however, are set as RWSEL and AS, respectively.
*1
: In the event of a reset
in address/data separate mode
, the P1PU bit in the P1MD register is set
to "1" and the data pins (the 8 bits D[7:0]) are pulled up.
<<>>
: These pins are set
in address/data multiplex mode
.
Setting invalid:
In address/data multiplex mode
, pin No. 95 is used only for RWSEL, and pin No. 96 is used
only for AS; the P1MD and P1DIR settings are invalid.
[Note 2]
Setting P1M to "0"
in address/data multiplex
mode is prohibited.
[Note 3]
When the bus authority is granted, D7 to D0, AS, and RWSEL go to high impedance.
Содержание MN103001G/F01K
Страница 1: ...MICROCOMPUTER MN1030 MN103001G F01K LSI User s Manual Pub No 23101 050E ...
Страница 2: ......
Страница 4: ......
Страница 6: ......
Страница 7: ...14 A D Converter 15 I O Ports 16 Internal Flash Memory 17 Ordering Mask ROM Appendix 14 15 16 17 ...
Страница 8: ......
Страница 9: ...Table of Contents List of Figures and Tables 0 ...
Страница 26: ...xviii ...
Страница 27: ...1 0 1 General Specifications ...
Страница 35: ...2 CPU 2 ...
Страница 57: ...3 Extension Instruction Specifications 3 ...
Страница 96: ...Extension Instruction Specifications 3 40 ...
Страница 97: ...4 Memory Modes 3 4 ...
Страница 102: ...Memory Modes 4 6 ...
Страница 103: ...5 Operating Mode 5 ...
Страница 107: ...6 Clock Generator 6 13 ...
Страница 111: ...7 Internal Memory 7 ...
Страница 114: ...Internal Memory 7 4 ...
Страница 115: ...8 Bus Controller BC 8 ...
Страница 189: ...9 Interrupt Controller 9 ...
Страница 220: ...Interrupt Controller 9 32 ...
Страница 221: ...10 8 bit Timers 9 10 ...
Страница 254: ...8 bit Timers 10 34 ...
Страница 255: ...11 16 bit Timers 11 ...
Страница 292: ...16 bit Timers 11 38 ...
Страница 293: ...12 Watchdog Timer 11 12 ...
Страница 302: ...Watchdog Timer 12 10 ...
Страница 303: ...13 Serial Interface 13 ...
Страница 354: ...Serial Interface 13 52 ...
Страница 355: ...14 A D Converter 14 ...
Страница 367: ...15 I O Ports 15 ...
Страница 431: ...16 Internal Flash Memory 16 ...
Страница 439: ...17 17 Ordering Mask ROM ...
Страница 442: ...Ordering Mask ROM 17 4 ...
Страница 443: ...Appendix ...