
I/O Ports
15-37
15.7.3 Pin Configurations
Table 15-7-1 shows the pin configurations for port 5.
Table 15-7-1 Port 5 Configuration
Port
Pin
P5n
P5nM = "1"
P5nM = "0"
No.
P5nS = "1"
P5nS = "0"
P5nS = "1"
P5nS = "0"
P5nD = "1" P5nD = "0"
P5nD ="1"
P5nD ="0"
P5nD = "1"
P5nD = "0"
Port 5
67
P50 General-
General-
P50
General-
General-
TM0IO Timer 0
Timer 0
SBT2 Serial 2
purpose
purpose
purpose
purpose
or timer
or timer 8
*
5
transfer
output port input port
output port input port
8 output input
clock input/
*
1
output
66
P51 General-
General-
P51
General-
General-
TM1IO Timer 1
Timer 1
SBI2
Serial 2
purpose
purpose
purpose
purpose
or timer
or timer 9
data input
output port input port
output port input port
9 output input
*
2
65
P52 General-
General-
P52
General-
General-
TM2IO Timer 2
Timer 2
SBO2 Serial 2
purpose
purpose
purpose
purpose
or timer
or timer A
*
5
data
output port input port
output port input port
A output input
input/output
*
3
64
P53 General-
General-
TM11IO Timer 11
Timer 11 TM3IO Timer 3
Timer 3
SBT3 Serial 3
purpose
purpose
output
input
or timer
or timer B
*
6
transfer
output port input port
B output input
clock input
*
4
63
P54 General-
General-
TM12IO Timer 12
Timer 12 TM4IO Timer 4
Timer 4
SBI3
Serial 3
purpose
purpose
output
input
output
input
data input
output port input port
62
P55 General-
General-
TM13IO Timer 13
Timer 13 TM5IO Timer 5
Timer 5
SBO3 Serial 3
purpose
purpose
output
input
output
input
data
output
output port input port
[Note]
: When reset (whether in address/data separate mode or address/data multiplex mode)
*1 to *4 : Set the respective output selections for timer 3/timer B output, timer 2/timer A output, timer 1/timer 9
output, and timer 0/timer 8 output in the 8-bit timer TMOSL register.
*5
: The input/output settings depend on the serial interface 2 settings and the timing.
*6
: When serial 3 transfer clock input is selected, the P53D bit in the P5DIR register must be set to "0".
Note: For details on the TMOSL register, refer to section 10.5, "Description of Registers."
For details on the input/output settings for the serial interface pins, refer to "Description of Registers" in
chapter 13.
Содержание MN103001G/F01K
Страница 1: ...MICROCOMPUTER MN1030 MN103001G F01K LSI User s Manual Pub No 23101 050E ...
Страница 2: ......
Страница 4: ......
Страница 6: ......
Страница 7: ...14 A D Converter 15 I O Ports 16 Internal Flash Memory 17 Ordering Mask ROM Appendix 14 15 16 17 ...
Страница 8: ......
Страница 9: ...Table of Contents List of Figures and Tables 0 ...
Страница 26: ...xviii ...
Страница 27: ...1 0 1 General Specifications ...
Страница 35: ...2 CPU 2 ...
Страница 57: ...3 Extension Instruction Specifications 3 ...
Страница 96: ...Extension Instruction Specifications 3 40 ...
Страница 97: ...4 Memory Modes 3 4 ...
Страница 102: ...Memory Modes 4 6 ...
Страница 103: ...5 Operating Mode 5 ...
Страница 107: ...6 Clock Generator 6 13 ...
Страница 111: ...7 Internal Memory 7 ...
Страница 114: ...Internal Memory 7 4 ...
Страница 115: ...8 Bus Controller BC 8 ...
Страница 189: ...9 Interrupt Controller 9 ...
Страница 220: ...Interrupt Controller 9 32 ...
Страница 221: ...10 8 bit Timers 9 10 ...
Страница 254: ...8 bit Timers 10 34 ...
Страница 255: ...11 16 bit Timers 11 ...
Страница 292: ...16 bit Timers 11 38 ...
Страница 293: ...12 Watchdog Timer 11 12 ...
Страница 302: ...Watchdog Timer 12 10 ...
Страница 303: ...13 Serial Interface 13 ...
Страница 354: ...Serial Interface 13 52 ...
Страница 355: ...14 A D Converter 14 ...
Страница 367: ...15 I O Ports 15 ...
Страница 431: ...16 Internal Flash Memory 16 ...
Страница 439: ...17 17 Ordering Mask ROM ...
Страница 442: ...Ordering Mask ROM 17 4 ...
Страница 443: ...Appendix ...