
Clock Generator
6-4
The relationship between the input frequency (fosci) and the SYSCLK, MCLK, and IOCLK multiples and frequencies
is shown in Table 6-4-2, and the relationship between the input frequency (fosci) and the SYSCLK, MCLK, and
IOCLK multiples and frequencies when reset is released is shown in Table 6-4-3.
Table 6-4-2
Relationship between the Oscillation Mode and the SYSCLK, MCLK,
and IOCLK Frequencies
Input frequency
Oscillation mode Clock control register setting
SYSCLK
MCLK
IOCLK
fosci (MHz)
CKSEL
PLL
Register symbol: CKCTR Multiple
Frequency
Multiple
Frequency
Multiple
Frequency
Address: x’32004000
fsys (MHz)
fc (MHz)
fio (MHz)
8
≤
fosci
≤
15
MCK [1:0]= 10
1
8
≤
fsys
≤
15
4
32
≤
fc
≤
60*
1
8
≤
fio
≤
15
8
≤
fosci
≤
18
H
Used
MCK [1:0] = 01
1
8
≤
fsys
≤
18
2
16
≤
fc
≤
36
1/2
4
≤
fio
≤
9
MCK [1:0] = 00
1
8
≤
fc
≤
18
1/4
2
≤
fio
≤
4.5
8
≤
fosci
≤
20
L
Not used
Not used
1/2
4
≤
fsys
≤
10
1/2
4
≤
fc
≤
10
1/8
1
≤
fio
≤
2.5
*: In the case of the MN1030F01K, the maximum frequency for MCLK is 40 MHz.
Table 6-4-3
Relationship between the Input Frequency and the SYSCLK, MCLK,
and IOCLK Frequencies When Reset Is Released
Oscillation mode
Clock control register setting
SYSCLK
MCLK
IOCLK
CKSEL
PLL
Register symbol: CKCTR
Multiple
Multiple
Multiple
Address: x’32004000
H
Used
MCK [1:0] = 00
1
1
1/4
L
Not used
Not used
1/2
1/2
1/8
Note: When changing the input frequency during operation, be certain to enter the reset mode and set the CKSEL
pin to the prescribed value during reset mode.
The input frequency ranges shown here are preliminary. When using this LSI, contact our sales office for
the product specifications.
Содержание MN103001G/F01K
Страница 1: ...MICROCOMPUTER MN1030 MN103001G F01K LSI User s Manual Pub No 23101 050E ...
Страница 2: ......
Страница 4: ......
Страница 6: ......
Страница 7: ...14 A D Converter 15 I O Ports 16 Internal Flash Memory 17 Ordering Mask ROM Appendix 14 15 16 17 ...
Страница 8: ......
Страница 9: ...Table of Contents List of Figures and Tables 0 ...
Страница 26: ...xviii ...
Страница 27: ...1 0 1 General Specifications ...
Страница 35: ...2 CPU 2 ...
Страница 57: ...3 Extension Instruction Specifications 3 ...
Страница 96: ...Extension Instruction Specifications 3 40 ...
Страница 97: ...4 Memory Modes 3 4 ...
Страница 102: ...Memory Modes 4 6 ...
Страница 103: ...5 Operating Mode 5 ...
Страница 107: ...6 Clock Generator 6 13 ...
Страница 111: ...7 Internal Memory 7 ...
Страница 114: ...Internal Memory 7 4 ...
Страница 115: ...8 Bus Controller BC 8 ...
Страница 189: ...9 Interrupt Controller 9 ...
Страница 220: ...Interrupt Controller 9 32 ...
Страница 221: ...10 8 bit Timers 9 10 ...
Страница 254: ...8 bit Timers 10 34 ...
Страница 255: ...11 16 bit Timers 11 ...
Страница 292: ...16 bit Timers 11 38 ...
Страница 293: ...12 Watchdog Timer 11 12 ...
Страница 302: ...Watchdog Timer 12 10 ...
Страница 303: ...13 Serial Interface 13 ...
Страница 354: ...Serial Interface 13 52 ...
Страница 355: ...14 A D Converter 14 ...
Страница 367: ...15 I O Ports 15 ...
Страница 431: ...16 Internal Flash Memory 16 ...
Страница 439: ...17 17 Ordering Mask ROM ...
Страница 442: ...Ordering Mask ROM 17 4 ...
Страница 443: ...Appendix ...