
2-8
CPU
Interrupt Vector Register (IVARn)
The interrupt vector register (IVAR0 to IVAR6) contains the lower 16 bits of the start address of the interrupt
handler for interrupts of the level accepted by the CPU. IVAR0 corresponds to level 0 interrupts; in similar fashion,
IVAR1 to IVAR6 correspond to levels 1 to 6, respectively. IVAR0 to IVAR6 are allocated to the internal I/O space
between addresses x'20000000 to x'20000018, respectively.
Bit No.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit name
IVAR IVAR IVAR IVAR IVAR IVAR IVAR IVAR IVAR IVAR IVAR IVAR IVAR IVAR IVAR IVAR
n15
n14
n13
n12
n11
n10
n9
n8
n7
n6
n5
n4
n3
n2
n1
n0
Reset
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit No.
Bit name
Description
15 to 0
IVARn15 to 0
Lower 16 bits of the start address of the level interrupt handler
The IVARn register should be accessed by halfwords (16 bits). Byte and word access is not supported.
Note that the upper 16 bits of the start address of the level interrupt handler are fixed to x'4000.
Core's Internal Memory Control Register (MEMCTRC)
The core's internal memory control register (MEMCTRC) sets the number of waits for the memory mounted inside
this microcontroller. This register is allocated to the internal I/O space at address x'20000020.
Bit No.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit name
—
—
—
—
—
—
—
—
—
—
—
—
LD
EXT DROM ROM
USE
WAIT
W
WAIT
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
Access
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Writing these bits is prohibited, since operation is guaranteed only with the settings that are in place after a reset.
(n = 0, 1, 2, 3, 4, 5, 6)
Содержание MN103001G/F01K
Страница 1: ...MICROCOMPUTER MN1030 MN103001G F01K LSI User s Manual Pub No 23101 050E ...
Страница 2: ......
Страница 4: ......
Страница 6: ......
Страница 7: ...14 A D Converter 15 I O Ports 16 Internal Flash Memory 17 Ordering Mask ROM Appendix 14 15 16 17 ...
Страница 8: ......
Страница 9: ...Table of Contents List of Figures and Tables 0 ...
Страница 26: ...xviii ...
Страница 27: ...1 0 1 General Specifications ...
Страница 35: ...2 CPU 2 ...
Страница 57: ...3 Extension Instruction Specifications 3 ...
Страница 96: ...Extension Instruction Specifications 3 40 ...
Страница 97: ...4 Memory Modes 3 4 ...
Страница 102: ...Memory Modes 4 6 ...
Страница 103: ...5 Operating Mode 5 ...
Страница 107: ...6 Clock Generator 6 13 ...
Страница 111: ...7 Internal Memory 7 ...
Страница 114: ...Internal Memory 7 4 ...
Страница 115: ...8 Bus Controller BC 8 ...
Страница 189: ...9 Interrupt Controller 9 ...
Страница 220: ...Interrupt Controller 9 32 ...
Страница 221: ...10 8 bit Timers 9 10 ...
Страница 254: ...8 bit Timers 10 34 ...
Страница 255: ...11 16 bit Timers 11 ...
Страница 292: ...16 bit Timers 11 38 ...
Страница 293: ...12 Watchdog Timer 11 12 ...
Страница 302: ...Watchdog Timer 12 10 ...
Страница 303: ...13 Serial Interface 13 ...
Страница 354: ...Serial Interface 13 52 ...
Страница 355: ...14 A D Converter 14 ...
Страница 367: ...15 I O Ports 15 ...
Страница 431: ...16 Internal Flash Memory 16 ...
Страница 439: ...17 17 Ordering Mask ROM ...
Страница 442: ...Ordering Mask ROM 17 4 ...
Страница 443: ...Appendix ...