
2-16
CPU
LV2 to LV0 (Interrupt Priority Level) R/W
• This 3-bit field sets the interrupt priority level. When the interrupt priority level set in LV2 to LV0
is higher than the interrupt mask level set in IM2 to IM0 in the PSW (i.e., the value set in LV2 to
LV0 is smaller than the value set in IM2 to IM0), interrupts in the corresponding interrupt group
are enabled. All interrupts (max. 4) in the same interrupt group have the interrupt priority level
specified by LV2 to LV0.
• When interrupt requests are asserted simultaneously from multiple interrupt groups, the group with
the highest interrupt priority level is accepted. Also, when multiple interrupt groups are set to the
same interrupt priority level, the interrupt from the group with the highest priority ranking (the
interrupt group with the smallest group number) is accepted.
• All bits are cleared to "0" when the system is reset.
IE3 to IE0 (Interrupt Enable) R/W
• This field has up to 4 bits which specify interrupt approval. The IE3 to IE0 bits correspond to each
interrupt factor (max. 4) in the interrupt group. Interrupts are enabled when the corresponding IE3
to IE0 bit is "1".
• Interrupt occurs when IR3 to IR0 and IE3 to IE0 are set.
• All bits are cleared to "0" when the system is reset.
IR3 to IR0 (Interrupt Request) R/W
• This field has up to 4 bits which register interrupt requests. The IR3 to IR0 bits correspond to each
interrupt. After the interrupts are accepted, IR3 to IR0 should be cleared by the software during the
interrupt handler.
• All bits are cleared to "0" when the system is reset.
• Conditions for setting and clearing IR3 to IR0 are listed below.
ID3 to ID0 (Interrupt Detect) R/W
• This field has up to 4 bits which contain the logical product of IE3 to IE0 and IR3 to IR0. When an
interrupt allowed by IE3 to IE0 occurs, the bit corresponding to that interrupt goes to "1". This field
is used to specify interrupts within groups during interrupt processing.
• Interrupt requests are canceled by writing the specified values in IR3 to IR0 and ID3 to ID0 and
clearing the interrupt request field.
ID change (G0ICR)
IR change (GnICR: n = 2 to 19)
Write
ID after write
ID
0
Unchanged
1
0
Write
IR after write
IR
ID
0
0
Unchanged
0
1
0
1
0
Unchanged
1
1
1
Содержание MN103001G/F01K
Страница 1: ...MICROCOMPUTER MN1030 MN103001G F01K LSI User s Manual Pub No 23101 050E ...
Страница 2: ......
Страница 4: ......
Страница 6: ......
Страница 7: ...14 A D Converter 15 I O Ports 16 Internal Flash Memory 17 Ordering Mask ROM Appendix 14 15 16 17 ...
Страница 8: ......
Страница 9: ...Table of Contents List of Figures and Tables 0 ...
Страница 26: ...xviii ...
Страница 27: ...1 0 1 General Specifications ...
Страница 35: ...2 CPU 2 ...
Страница 57: ...3 Extension Instruction Specifications 3 ...
Страница 96: ...Extension Instruction Specifications 3 40 ...
Страница 97: ...4 Memory Modes 3 4 ...
Страница 102: ...Memory Modes 4 6 ...
Страница 103: ...5 Operating Mode 5 ...
Страница 107: ...6 Clock Generator 6 13 ...
Страница 111: ...7 Internal Memory 7 ...
Страница 114: ...Internal Memory 7 4 ...
Страница 115: ...8 Bus Controller BC 8 ...
Страница 189: ...9 Interrupt Controller 9 ...
Страница 220: ...Interrupt Controller 9 32 ...
Страница 221: ...10 8 bit Timers 9 10 ...
Страница 254: ...8 bit Timers 10 34 ...
Страница 255: ...11 16 bit Timers 11 ...
Страница 292: ...16 bit Timers 11 38 ...
Страница 293: ...12 Watchdog Timer 11 12 ...
Страница 302: ...Watchdog Timer 12 10 ...
Страница 303: ...13 Serial Interface 13 ...
Страница 354: ...Serial Interface 13 52 ...
Страница 355: ...14 A D Converter 14 ...
Страница 367: ...15 I O Ports 15 ...
Страница 431: ...16 Internal Flash Memory 16 ...
Страница 439: ...17 17 Ordering Mask ROM ...
Страница 442: ...Ordering Mask ROM 17 4 ...
Страница 443: ...Appendix ...