
Interrupt Controller
9-13
Group 5 interrupt control register
Register symbol: G5ICR
Address:
x'34000114
Purpose:
This register is used to enable group 5 interrupts, and to confirm interrupt requests and detection.
Bit No.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit
-
G5
G5
G5
-
T10B T10A T10U
-
T10B T10A T10U
-
T10B T10A T10U
name
LV2
LV1
LV0
IE
IE
IE
IR
IR
IR
ID
ID
ID
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Access
R
R/W
R/W
R/W
R
R/W
R/W
R/W
R
R/W
R/W
R/W
R
R/W
R/W
R/W
Bit No.
Bit name
Description
0
T10UID
Timer 10 overflow interrupt detection flag
0: No interrupt detected
1: Interrupt detected
1
T10AID
Timer 10 compare/capture A interrupt detection flag
0: No interrupt detected
1: Interrupt detected
2
T10BID
Timer 10 compare/capture B interrupt detection flag
0: No interrupt detected
1: Interrupt detected
3
—
"0" is returned when this bit is read.
4
T10UIR
Timer 10 overflow interrupt request flag
0: No interrupt request
1: Interrupt request
5
T10AIR
Timer 10 compare/capture A interrupt request flag
0: No interrupt request
1: Interrupt request
6
T10BIR
Timer 10 compare/capture B interrupt request flag
0: No interrupt request
1: Interrupt request
7
—
"0" is returned when this bit is read.
8
T10UIE
Timer 10 overflow interrupt enable flag
0: Disabled
1: Enabled
9
T10AIE
Timer 10 compare/capture A interrupt enable flag
0: Disabled
1: Enabled
10
T10BIE
Timer 10 compare/capture B interrupt enable flag
0: Disabled
1: Enabled
11
—
"0" is returned when this bit is read.
12
G5LV0
Group 5 interrupt priority level register (LSB)
13
G5LV1
Group 5 interrupt priority level register
14
G5LV2
Group 5 interrupt priority level register (MSB)
Set a level from 6 to 0.
15
—
"0" is returned when this bit is read.
Содержание MN103001G/F01K
Страница 1: ...MICROCOMPUTER MN1030 MN103001G F01K LSI User s Manual Pub No 23101 050E ...
Страница 2: ......
Страница 4: ......
Страница 6: ......
Страница 7: ...14 A D Converter 15 I O Ports 16 Internal Flash Memory 17 Ordering Mask ROM Appendix 14 15 16 17 ...
Страница 8: ......
Страница 9: ...Table of Contents List of Figures and Tables 0 ...
Страница 26: ...xviii ...
Страница 27: ...1 0 1 General Specifications ...
Страница 35: ...2 CPU 2 ...
Страница 57: ...3 Extension Instruction Specifications 3 ...
Страница 96: ...Extension Instruction Specifications 3 40 ...
Страница 97: ...4 Memory Modes 3 4 ...
Страница 102: ...Memory Modes 4 6 ...
Страница 103: ...5 Operating Mode 5 ...
Страница 107: ...6 Clock Generator 6 13 ...
Страница 111: ...7 Internal Memory 7 ...
Страница 114: ...Internal Memory 7 4 ...
Страница 115: ...8 Bus Controller BC 8 ...
Страница 189: ...9 Interrupt Controller 9 ...
Страница 220: ...Interrupt Controller 9 32 ...
Страница 221: ...10 8 bit Timers 9 10 ...
Страница 254: ...8 bit Timers 10 34 ...
Страница 255: ...11 16 bit Timers 11 ...
Страница 292: ...16 bit Timers 11 38 ...
Страница 293: ...12 Watchdog Timer 11 12 ...
Страница 302: ...Watchdog Timer 12 10 ...
Страница 303: ...13 Serial Interface 13 ...
Страница 354: ...Serial Interface 13 52 ...
Страница 355: ...14 A D Converter 14 ...
Страница 367: ...15 I O Ports 15 ...
Страница 431: ...16 Internal Flash Memory 16 ...
Страница 439: ...17 17 Ordering Mask ROM ...
Страница 442: ...Ordering Mask ROM 17 4 ...
Страница 443: ...Appendix ...