
I/O Ports
15-56
15.12.3 Pin Configurations
Table 15-12-1 shows the pin configurations for port A.
Table 15-12-1 Port A Configuration
Port
Pin
PAn
PAM = "1"
PAM = "0"
No.
PAnD = "1"
PAnD = "0"
Port A
24
PA0
General-purpose
General-purpose
A0
Address output
output port
input port
<<ADM0>> *
1
<<Address/data input/output>>
23
PA1
General-purpose
General-purpose
A1
Address output
output port
input port
<<ADM1>> *
1
<<Address/data input/output>>
22
PA2
General-purpose
General-purpose
A2
Address output
output port
input port
<<ADM2>> *
1
<<Address/data input/output>>
20
PA3
General-purpose
General-purpose
A3
Address output
output port
input port
<<ADM3>> *
1
<<Address/data input/output>>
19
PA4
General-purpose
General-purpose
A4
Address output
output port
input port
<<ADM4>> *
1
<<Address/data input/output>>
18
PA5
General-purpose
General-purpose
A5
Address output
output port
input port
<<ADM5>> *
1
<<Address/data input/output>>
17
PA6
General-purpose
General-purpose
A6
Address output
output port
input port
<<ADM6>> *
1
<<Address/data input/output>>
16
PA7
General-purpose
General-purpose
A7
Address output
output port
input port
<<ADM7>> *
1
<<Address/data input/output>>
[Note 1]
: When reset (whether in address/data separate mode or address/data multiplex mode)
*1
: In the event of a reset
in address/data multiplex mode
, the PAPU bit in the PAMD register is set to
"1" and the address/data pins (the 8 bits ADM[7:0]) are pulled up.
<<>>
: These pins are set in address/data multiplex mode.
[Note 2]
When the bus authority is granted, A7 to A0 (ADM7 to ADM0) go to high impedance.
Содержание MN103001G/F01K
Страница 1: ...MICROCOMPUTER MN1030 MN103001G F01K LSI User s Manual Pub No 23101 050E ...
Страница 2: ......
Страница 4: ......
Страница 6: ......
Страница 7: ...14 A D Converter 15 I O Ports 16 Internal Flash Memory 17 Ordering Mask ROM Appendix 14 15 16 17 ...
Страница 8: ......
Страница 9: ...Table of Contents List of Figures and Tables 0 ...
Страница 26: ...xviii ...
Страница 27: ...1 0 1 General Specifications ...
Страница 35: ...2 CPU 2 ...
Страница 57: ...3 Extension Instruction Specifications 3 ...
Страница 96: ...Extension Instruction Specifications 3 40 ...
Страница 97: ...4 Memory Modes 3 4 ...
Страница 102: ...Memory Modes 4 6 ...
Страница 103: ...5 Operating Mode 5 ...
Страница 107: ...6 Clock Generator 6 13 ...
Страница 111: ...7 Internal Memory 7 ...
Страница 114: ...Internal Memory 7 4 ...
Страница 115: ...8 Bus Controller BC 8 ...
Страница 189: ...9 Interrupt Controller 9 ...
Страница 220: ...Interrupt Controller 9 32 ...
Страница 221: ...10 8 bit Timers 9 10 ...
Страница 254: ...8 bit Timers 10 34 ...
Страница 255: ...11 16 bit Timers 11 ...
Страница 292: ...16 bit Timers 11 38 ...
Страница 293: ...12 Watchdog Timer 11 12 ...
Страница 302: ...Watchdog Timer 12 10 ...
Страница 303: ...13 Serial Interface 13 ...
Страница 354: ...Serial Interface 13 52 ...
Страница 355: ...14 A D Converter 14 ...
Страница 367: ...15 I O Ports 15 ...
Страница 431: ...16 Internal Flash Memory 16 ...
Страница 439: ...17 17 Ordering Mask ROM ...
Страница 442: ...Ordering Mask ROM 17 4 ...
Страница 443: ...Appendix ...