
1-3
General Specifications
High-speed/high-performance bus interface
■
Can select either separate address/data buses or multiplex address/data bus
• Address: 24 bits/Data: 8/16 bits
■
External memory space can be partitioned into four blocks
• Chip select signal output for each block
• Blocks 2 to 3 can be switched between fixed wait insertion or handshaking
• Blocks 0 to 3 can be switched between synchronous mode and asynchronous mode
• Blocks 1 and 2 can be used as DRAM space
■
DRAM control circuit on chip
• Address multiplexing function
• Programmable RAS/CAS timing setting
• Refresh control
- CAS-before-RAS refresh support
- Programmable refresh interval
• High-speed page mode support
■
One store buffer on chip
• Avoids time penalty when performing a store operation in an internal peripheral or an external
device
Input/output interface
■
Supports 3.3 V, CMOS-level input/output interface
Wide variety of internal peripheral functions
■
Interrupts
• 38 sources
-
_____________
External interrupts: 9 sources (IRQn (n=7 to 0) x 8, and NMIRQ x 1)
- Internal interrupts: 29 sources (timers: 18; Serial I/F: 8; WDT: 1; A/D: 1; system error: 1)
■
Timers
• Twelve 8-bit timers (all are down-counters)
- Format: Reload timer
- Cascaded connection possible (permits use as 16- to 32-bit timers)
- Timer output possible (duty ratio; 1:1,12 outputs)
- PWM output possible (8 outputs)
- Internal clock source or external clock source can be selected
- Serial interface clock generation
- A/D converter start timing generation
• One 16-bit timer (up-counter)
- Internal clock source or external clock source can be selected
- Input capture function (rising edge, falling edge, or both edges can be selected)
- PWM generation functions
- 2 compare and capture registers
• Three 16-bit timers (down-counter)
- Format: reload timer
- Internal clock source or external clock source can be selected
• One watchdog timer
■
Serial interface
• UART/synchronous system/I2C (multipurpose) x 1 channel
• UART-serial interface x 1 channel (maximum bit rate: 230.4 kbit/s)
• Synchronous x 2 channels
■
A/D converter
• 10 bits: 4 inputs
- Automatic scanning possible (0 to 3 channels can be set)
Содержание MN103001G/F01K
Страница 1: ...MICROCOMPUTER MN1030 MN103001G F01K LSI User s Manual Pub No 23101 050E ...
Страница 2: ......
Страница 4: ......
Страница 6: ......
Страница 7: ...14 A D Converter 15 I O Ports 16 Internal Flash Memory 17 Ordering Mask ROM Appendix 14 15 16 17 ...
Страница 8: ......
Страница 9: ...Table of Contents List of Figures and Tables 0 ...
Страница 26: ...xviii ...
Страница 27: ...1 0 1 General Specifications ...
Страница 35: ...2 CPU 2 ...
Страница 57: ...3 Extension Instruction Specifications 3 ...
Страница 96: ...Extension Instruction Specifications 3 40 ...
Страница 97: ...4 Memory Modes 3 4 ...
Страница 102: ...Memory Modes 4 6 ...
Страница 103: ...5 Operating Mode 5 ...
Страница 107: ...6 Clock Generator 6 13 ...
Страница 111: ...7 Internal Memory 7 ...
Страница 114: ...Internal Memory 7 4 ...
Страница 115: ...8 Bus Controller BC 8 ...
Страница 189: ...9 Interrupt Controller 9 ...
Страница 220: ...Interrupt Controller 9 32 ...
Страница 221: ...10 8 bit Timers 9 10 ...
Страница 254: ...8 bit Timers 10 34 ...
Страница 255: ...11 16 bit Timers 11 ...
Страница 292: ...16 bit Timers 11 38 ...
Страница 293: ...12 Watchdog Timer 11 12 ...
Страница 302: ...Watchdog Timer 12 10 ...
Страница 303: ...13 Serial Interface 13 ...
Страница 354: ...Serial Interface 13 52 ...
Страница 355: ...14 A D Converter 14 ...
Страница 367: ...15 I O Ports 15 ...
Страница 431: ...16 Internal Flash Memory 16 ...
Страница 439: ...17 17 Ordering Mask ROM ...
Страница 442: ...Ordering Mask ROM 17 4 ...
Страница 443: ...Appendix ...