
Bus Controller (BC)
8-10
8.6.2 Memory Block 1 Control Register
Memory control register 1A/B is used to set the memory block 1 read/write timing, synchronous/asynchronous
mode, DRAM mode, page mode, and bus width through software.
Memory control register 1A
Register symbol: MEMCTR1A
Address:
x’32000032
Purpose:
Sets the access timing, etc., for external memory space block 1.
Bit No.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit
B1
B1
B1
B1
B1
B1
B1
B1
B1
B1
B1
B1
B1
B1
B1
B1
name
REN4 REN3 REN2 REN1 REN0 BCE4 BCE3 BCE2 BCE1 BCE0 ADE1 ADE0 EA1
EA0 BCS1 BCS0
Reset
1
1
1
0
1
1
1
1
1
1
1
1
1
1
0
0
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Note: For the external memory access timing charts, refer to section 8.13, “External Memory Space Access (Non-
DRAM Spaces).”
For the timing charts when using DRAM, refer to section 8.14, “External Memory Space Access (DRAM
Spaces).”
When not using DRAM (Memory control register 1B B1DRAM = 0)
Bit No.
Bit name
Description
Setting conditions
1 to 0
BCS1 to 0
Bus cycle start timing
00:
0MCLK
When
n
fr = 2, settings other than “00” or “01” are prohibited.
01:
1MCLK
When
n
fr = 1, settings other than “00” are prohibited.
10:
2MCLK
11:
3MCLK
3 to 2
EA1 to 0
RE/WE assert timing
00:
0MCLK
11:
3MCLK
5 to 4
ADE1 to 0
Address output end timing
00:
0MCLK
11:
3MCLK
10 to 6
BCE4 to 0
Bus cycle end timing
Settings other than those
Set so that:
shown below are prohibited.
BCE
≥
REN, BCE
≥
WEN
≥
EA
00100:
4MCLK
BCE
≥
ASN + ADE
11111: 31MCLK
15 to 11
REN4 to 0
RE negate timing
Settings other than those
shown below are prohibited
.
00100:
4MCLK
11111: 31MCLK
Note: nfr = MCLK frequency/SYSCLK frequency
~
~
~
~
~
~
~
~
Содержание MN103001G/F01K
Страница 1: ...MICROCOMPUTER MN1030 MN103001G F01K LSI User s Manual Pub No 23101 050E ...
Страница 2: ......
Страница 4: ......
Страница 6: ......
Страница 7: ...14 A D Converter 15 I O Ports 16 Internal Flash Memory 17 Ordering Mask ROM Appendix 14 15 16 17 ...
Страница 8: ......
Страница 9: ...Table of Contents List of Figures and Tables 0 ...
Страница 26: ...xviii ...
Страница 27: ...1 0 1 General Specifications ...
Страница 35: ...2 CPU 2 ...
Страница 57: ...3 Extension Instruction Specifications 3 ...
Страница 96: ...Extension Instruction Specifications 3 40 ...
Страница 97: ...4 Memory Modes 3 4 ...
Страница 102: ...Memory Modes 4 6 ...
Страница 103: ...5 Operating Mode 5 ...
Страница 107: ...6 Clock Generator 6 13 ...
Страница 111: ...7 Internal Memory 7 ...
Страница 114: ...Internal Memory 7 4 ...
Страница 115: ...8 Bus Controller BC 8 ...
Страница 189: ...9 Interrupt Controller 9 ...
Страница 220: ...Interrupt Controller 9 32 ...
Страница 221: ...10 8 bit Timers 9 10 ...
Страница 254: ...8 bit Timers 10 34 ...
Страница 255: ...11 16 bit Timers 11 ...
Страница 292: ...16 bit Timers 11 38 ...
Страница 293: ...12 Watchdog Timer 11 12 ...
Страница 302: ...Watchdog Timer 12 10 ...
Страница 303: ...13 Serial Interface 13 ...
Страница 354: ...Serial Interface 13 52 ...
Страница 355: ...14 A D Converter 14 ...
Страница 367: ...15 I O Ports 15 ...
Страница 431: ...16 Internal Flash Memory 16 ...
Страница 439: ...17 17 Ordering Mask ROM ...
Страница 442: ...Ordering Mask ROM 17 4 ...
Страница 443: ...Appendix ...