
A/D Converter
14-6
7
ADEN
Conversion start/execution flag
(conversion can be started by writing a "1" to this flag)
0: Conversion stopped
1: Conversion start/in progress
8
ADSC0
Selection of conversion channel when converting any one channel/
indicator of current conversion channel when converting multiple channels (LSB)
9
ADSC1
Selection of conversion channel when converting any one channel/
indicator of current conversion channel when converting multiple channels (MSB)
00: AN0
01: AN1
10: AN2
11: AN3
10
—
Must be set to "0".
11
—
Must be set to "0".
12
ADMC0
Conversion channels when converting multiple channels (LSB)
13
ADMC1
Conversion channels when converting multiple channels (MSB)
00: AN0
01: AN0 to AN1
10: AN0 to AN2
11: AN0 to AN3
14
—
Must be set to "0".
15
—
Must be set to "0".
Note: When a multiple number of channels are to be converted, set "00" initially for ADSC1 to ADSC0.
A/Dn conversion data buffer (n = 0, 1, 2, 3)
Register symbol: ADnBUF
Address:
x'34000410 (n = 0), x'34000414 (n = 1), x'34000418 (n = 2), x'3400041C (n = 3)
Purpose:
This register stores the A/D conversion result for the ANn pin (channel n).
Bit No.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit
ADn ADn ADn ADn ADn ADn ADn ADn ADn ADn
–
–
–
–
–
–
name
BUF15 BUF14 BUF13 BUF12 BUF11 BUF10 BUF9 BUF8 BUF7 BUF6
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Access
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
The A/D conversion result (10-bit data) is stored in bits 15 to 6.
If bits 5 to 0 are read, zeroes are returned.
Содержание MN103001G/F01K
Страница 1: ...MICROCOMPUTER MN1030 MN103001G F01K LSI User s Manual Pub No 23101 050E ...
Страница 2: ......
Страница 4: ......
Страница 6: ......
Страница 7: ...14 A D Converter 15 I O Ports 16 Internal Flash Memory 17 Ordering Mask ROM Appendix 14 15 16 17 ...
Страница 8: ......
Страница 9: ...Table of Contents List of Figures and Tables 0 ...
Страница 26: ...xviii ...
Страница 27: ...1 0 1 General Specifications ...
Страница 35: ...2 CPU 2 ...
Страница 57: ...3 Extension Instruction Specifications 3 ...
Страница 96: ...Extension Instruction Specifications 3 40 ...
Страница 97: ...4 Memory Modes 3 4 ...
Страница 102: ...Memory Modes 4 6 ...
Страница 103: ...5 Operating Mode 5 ...
Страница 107: ...6 Clock Generator 6 13 ...
Страница 111: ...7 Internal Memory 7 ...
Страница 114: ...Internal Memory 7 4 ...
Страница 115: ...8 Bus Controller BC 8 ...
Страница 189: ...9 Interrupt Controller 9 ...
Страница 220: ...Interrupt Controller 9 32 ...
Страница 221: ...10 8 bit Timers 9 10 ...
Страница 254: ...8 bit Timers 10 34 ...
Страница 255: ...11 16 bit Timers 11 ...
Страница 292: ...16 bit Timers 11 38 ...
Страница 293: ...12 Watchdog Timer 11 12 ...
Страница 302: ...Watchdog Timer 12 10 ...
Страница 303: ...13 Serial Interface 13 ...
Страница 354: ...Serial Interface 13 52 ...
Страница 355: ...14 A D Converter 14 ...
Страница 367: ...15 I O Ports 15 ...
Страница 431: ...16 Internal Flash Memory 16 ...
Страница 439: ...17 17 Ordering Mask ROM ...
Страница 442: ...Ordering Mask ROM 17 4 ...
Страница 443: ...Appendix ...