
Bus Controller (BC)
8-24
8.6.7 Page Row Address Register
Page Row Address Register
Register symbol: PRAR
Address:
x'32000044
Purpose:
Sets the row address for DRAM software page mode.
Bit No.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit
PRAR PRAR PRAR PRAR PRAR PRAR PRAR PRAR PRAR PRAR PRAR PRAR PRAR PRAR PRAR PRAR
name
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W R/W
R/W
R/W
R/W
R/W
When DRAM software page mode is initiated (i.e., when the PE bit in memory control register 1B/2B is set to “1”),
the contents of the page row address register are output as the row address.
Set the row address in the page row address register before initiating DRAM software page mode. The row address
that is set at this point should have already been subjected to the shift operation in accordance with the DRAM size.
8.6.8 Clock Control Register
Clock Control Register
Register symbol: CKCTR
Address:
x'32004000
Purpose:
Sets the internal clock multiplier, etc.
Bit No.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit name
–
–
–
–
–
–
–
–
–
–
–
–
–
–
MCK MCK
name
1
0
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Access
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R/W
R/W
Bit No.
Bit name
Description
Setting conditions
1 to 0
MCK1 to 0
MCLK frequency setting for the input frequency
00:
1x
01:
2x
10:
4x
11:
prohibited
For details, refer to Chapter 6, “Clock Generator.”
Содержание MN103001G/F01K
Страница 1: ...MICROCOMPUTER MN1030 MN103001G F01K LSI User s Manual Pub No 23101 050E ...
Страница 2: ......
Страница 4: ......
Страница 6: ......
Страница 7: ...14 A D Converter 15 I O Ports 16 Internal Flash Memory 17 Ordering Mask ROM Appendix 14 15 16 17 ...
Страница 8: ......
Страница 9: ...Table of Contents List of Figures and Tables 0 ...
Страница 26: ...xviii ...
Страница 27: ...1 0 1 General Specifications ...
Страница 35: ...2 CPU 2 ...
Страница 57: ...3 Extension Instruction Specifications 3 ...
Страница 96: ...Extension Instruction Specifications 3 40 ...
Страница 97: ...4 Memory Modes 3 4 ...
Страница 102: ...Memory Modes 4 6 ...
Страница 103: ...5 Operating Mode 5 ...
Страница 107: ...6 Clock Generator 6 13 ...
Страница 111: ...7 Internal Memory 7 ...
Страница 114: ...Internal Memory 7 4 ...
Страница 115: ...8 Bus Controller BC 8 ...
Страница 189: ...9 Interrupt Controller 9 ...
Страница 220: ...Interrupt Controller 9 32 ...
Страница 221: ...10 8 bit Timers 9 10 ...
Страница 254: ...8 bit Timers 10 34 ...
Страница 255: ...11 16 bit Timers 11 ...
Страница 292: ...16 bit Timers 11 38 ...
Страница 293: ...12 Watchdog Timer 11 12 ...
Страница 302: ...Watchdog Timer 12 10 ...
Страница 303: ...13 Serial Interface 13 ...
Страница 354: ...Serial Interface 13 52 ...
Страница 355: ...14 A D Converter 14 ...
Страница 367: ...15 I O Ports 15 ...
Страница 431: ...16 Internal Flash Memory 16 ...
Страница 439: ...17 17 Ordering Mask ROM ...
Страница 442: ...Ordering Mask ROM 17 4 ...
Страница 443: ...Appendix ...