
Bus Controller (BC)
8-9
~
~
~
~
~
~
Memory control register 0B
Register symbol: MEMCTR0B
Address:
x’32000020
Purpose:
Sets the bus mode, access timing, etc., for external memory space block 0.
Bit No.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit
B0
B0
B0
B0
B0
B0
B0
B0
B0
B0
–
–
–
B0
–
–
name
WEN4WEN3WEN2WEN1WEN0 ASN2 ASN1 ASN0 ASA1 ASA0
BM
Reset
1
1
1
0
1
0
1
1
0
1
0
0
0
0
0
0
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R
R
R
R/W
R
R
Bit No.
Bit name
Description
Setting conditions
2
BM
Block 0 bus mode
0: Synchronous mode (SYSCLK synchronization)
1: Asynchronous mode (MCLK synchronization)
7 to 6
ASA1 to 0
AS assert timing
00:
0MCLK
11:
3MCLK
10 to 8
ASN2 to 0
AS negate timing
000:
prohibited
Set so that:
001:
1MCLK
ASN
≥
ASA
111:
7MCLK
15 to 11
WEN4 to 0
WE negate timing
Settings other than those shown below are prohibited.
Set so that:
00011:
3MCLK
WEN
≥
EA
11111:
31MCLK
After the reset is released, block 0 is set as follows:
Synchronous mode
Address output end timing
3MCLK
RE negate timing
29MCLK
WE negate timing
29MCLK
RE/WE assert timing
3MCLK
Bus cycle start timing
0MCLK
Bus cycle end timing
31MCLK
AS assert timing
1MCLK
AS negate timing
3MCLK
The bus width is the bus width (8 bits or 16 bits) that accords with the mode specified by the MMOD1 and 0 pins
and the EXMOD1 and 0 pins.
Note: For details on the setting of the MMOD1 and 0 pins and the EXMOD1 and 0 pins, refer to section 8.9,
"Mode Settings."
Содержание MN103001G/F01K
Страница 1: ...MICROCOMPUTER MN1030 MN103001G F01K LSI User s Manual Pub No 23101 050E ...
Страница 2: ......
Страница 4: ......
Страница 6: ......
Страница 7: ...14 A D Converter 15 I O Ports 16 Internal Flash Memory 17 Ordering Mask ROM Appendix 14 15 16 17 ...
Страница 8: ......
Страница 9: ...Table of Contents List of Figures and Tables 0 ...
Страница 26: ...xviii ...
Страница 27: ...1 0 1 General Specifications ...
Страница 35: ...2 CPU 2 ...
Страница 57: ...3 Extension Instruction Specifications 3 ...
Страница 96: ...Extension Instruction Specifications 3 40 ...
Страница 97: ...4 Memory Modes 3 4 ...
Страница 102: ...Memory Modes 4 6 ...
Страница 103: ...5 Operating Mode 5 ...
Страница 107: ...6 Clock Generator 6 13 ...
Страница 111: ...7 Internal Memory 7 ...
Страница 114: ...Internal Memory 7 4 ...
Страница 115: ...8 Bus Controller BC 8 ...
Страница 189: ...9 Interrupt Controller 9 ...
Страница 220: ...Interrupt Controller 9 32 ...
Страница 221: ...10 8 bit Timers 9 10 ...
Страница 254: ...8 bit Timers 10 34 ...
Страница 255: ...11 16 bit Timers 11 ...
Страница 292: ...16 bit Timers 11 38 ...
Страница 293: ...12 Watchdog Timer 11 12 ...
Страница 302: ...Watchdog Timer 12 10 ...
Страница 303: ...13 Serial Interface 13 ...
Страница 354: ...Serial Interface 13 52 ...
Страница 355: ...14 A D Converter 14 ...
Страница 367: ...15 I O Ports 15 ...
Страница 431: ...16 Internal Flash Memory 16 ...
Страница 439: ...17 17 Ordering Mask ROM ...
Страница 442: ...Ordering Mask ROM 17 4 ...
Страница 443: ...Appendix ...