
Interrupt Controller
9-29
External interrupt condition specification register
Register symbol: EXTMD
Address:
x'34000280
Purpose:
This register specifies the external interrupt generation conditions. Set the desired level or
edge for each pin.
Bit No.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit
IR7
IR7
IR6
IR6
IR5
IR5
IR4
IR4
IR3
IR3
IR2
IR2
IR1
IR1
IR0
IR0
name
TG1
TG0
TG1
TG0
TG1
TG0
TG1
TG0
TG1
TG0
TG1
TG0
TG1
TG0
TG1
TG0
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit No.
Bit name
Description
0
IR0TG0
IRQ0 pin trigger condition setting (LSB)
1
IR0TG1
IRQ0 pin trigger condition setting (MSB)
00: Positive edge
01: Negative edge
10: "H" level
11: "L" level
2
IR1TG0
IRQ1 pin trigger condition setting (LSB)
3
IR1TG1
IRQ1 pin trigger condition setting (MSB)
00: Positive edge
01: Negative edge
10: "H" level
11: "L" level
4
IR2TG0
IRQ2 pin trigger condition setting (LSB)
5
IR2TG1
IRQ2 pin trigger condition setting (MSB)
00: Positive edge
01: Negative edge
10: "H" level
11: "L" level
6
IR3TG0
IRQ3 pin trigger condition setting (LSB)
7
IR3TG1
IRQ3 pin trigger condition setting (MSB)
00: Positive edge
01: Negative edge
10: "H" level
11: "L" level
8
IR4TG0
IRQ4 pin trigger condition setting (LSB)
9
IR4TG1
IRQ4 pin trigger condition setting (MSB)
00: Positive edge
01: Negative edge
10: "H" level
11: "L" level
10
IR5TG0
IRQ5 pin trigger condition setting (LSB)
11
IR5TG1
IRQ5 pin trigger condition setting (MSB)
00: Positive edge
01: Negative edge
10: "H" level
11: "L" level
12
IR6TG0
IRQ6 pin trigger condition setting (LSB)
13
IR6TG1
IRQ6 pin trigger condition setting (MSB)
00: Positive edge
01: Negative edge
10: "H" level
11: "L" level
14
IR7TG0
IRQ7 pin trigger condition setting (LSB)
15
IR7TG1
IRQ7 pin trigger condition setting (MSB)
00: Positive edge
01: Negative edge
10: "H" level
11: "L" level
Note : Change the conditions under which the external interrupt is triggered while the IE bit of the interrupt control
register GnICR (n=11 to 18) for each of the groups 11 to 18 is not set to "1" (interrupt enable).
Содержание MN103001G/F01K
Страница 1: ...MICROCOMPUTER MN1030 MN103001G F01K LSI User s Manual Pub No 23101 050E ...
Страница 2: ......
Страница 4: ......
Страница 6: ......
Страница 7: ...14 A D Converter 15 I O Ports 16 Internal Flash Memory 17 Ordering Mask ROM Appendix 14 15 16 17 ...
Страница 8: ......
Страница 9: ...Table of Contents List of Figures and Tables 0 ...
Страница 26: ...xviii ...
Страница 27: ...1 0 1 General Specifications ...
Страница 35: ...2 CPU 2 ...
Страница 57: ...3 Extension Instruction Specifications 3 ...
Страница 96: ...Extension Instruction Specifications 3 40 ...
Страница 97: ...4 Memory Modes 3 4 ...
Страница 102: ...Memory Modes 4 6 ...
Страница 103: ...5 Operating Mode 5 ...
Страница 107: ...6 Clock Generator 6 13 ...
Страница 111: ...7 Internal Memory 7 ...
Страница 114: ...Internal Memory 7 4 ...
Страница 115: ...8 Bus Controller BC 8 ...
Страница 189: ...9 Interrupt Controller 9 ...
Страница 220: ...Interrupt Controller 9 32 ...
Страница 221: ...10 8 bit Timers 9 10 ...
Страница 254: ...8 bit Timers 10 34 ...
Страница 255: ...11 16 bit Timers 11 ...
Страница 292: ...16 bit Timers 11 38 ...
Страница 293: ...12 Watchdog Timer 11 12 ...
Страница 302: ...Watchdog Timer 12 10 ...
Страница 303: ...13 Serial Interface 13 ...
Страница 354: ...Serial Interface 13 52 ...
Страница 355: ...14 A D Converter 14 ...
Страница 367: ...15 I O Ports 15 ...
Страница 431: ...16 Internal Flash Memory 16 ...
Страница 439: ...17 17 Ordering Mask ROM ...
Страница 442: ...Ordering Mask ROM 17 4 ...
Страница 443: ...Appendix ...