
P4080 Development System User’s Guide, Rev. 0
46
Freescale Semiconductor
Programming Model
7.1.1
ID Register (PX_ID)
The ID register (PX_ID) contains a unique classification number; this ID number is used by software to
uniquely identify development boards. The ID number does not change for any P4080DS revision.
7.1.2
Architectural Version Register (PX_ARCH)
The architectural version register (PX_ARCH) contains the architectural revision of the P4080DS board.
This register only changes when significant (that is, software-visible and software-impacting) changes to
the board have occurred; examples are replacing a component with a slot or eliminating a “backup” device.
Conversely, changing Flash manufacturers, for example, would not be considered an architectural change,
because a CFI-compliant Flash programmer should be able to handle such a change.
0x11
PX_VSTAT—VELA Status Register
R
All zeros
0x13
Reserved
—
—
—
0x14
PX_OCMCSR—OCMCSR Register
R/W
All zeros
0x15
PX_OCMMSG—OCMMSG Register
R/W
All zeros
0x16
PX_GMDBG—GMDBG Register
R/W
All zeros
0x17–0x18
Reserved
—
—
—
0x19
PX_SCLK0—SCLK0 Register
R/W
varies
0x1A
PX_SCLK1—SCLK1 Register
R/W
Varies
0x1B
PX_SCLK2—SCLK2 Register
R/W
Varies
0x1F
PX_WATCH—WATCH Register
R/W
0x7F
0x20, 0x22, ...
PX_SW(1:8)—SW(1:8) Registers
R/W
All zeros
0x21, 0x23, ...
PX_EN(1:8)—EN(1:8) Registers
R/W
All zeros
Offset 23 (0x17)
Access: Read only
0
7
R
ID
W
Reset
All zeros
Figure 26. ID Register (PX_ID)
Table 23. PX_ID Field Descriptions
Bits
Name
Description
0–7
ID
Board identification
Table 22. ngPIXIS Register Map (continued)
Base Address Offset
Register
Access
Reset
Section/Page