
P4080 Development System User’s Guide, Rev. 0
Freescale Semiconductor
13
Architecture
This figure shows an overview of SerDes bank 2 and 3.
Figure 6. SerDes Bank 2 and 3 Configuration.
Note that the Mid-bus probes are not on the development system, but are available on the SGMII and
XAUI riser cards. The SD2 and SD3 clocking domains are separate clock generators.
P4080
REFCLK_SD2/3(p,n)
125 MHz
PEX Slot 4
TX/RX[0:3](p,n)
PEX Slot 5
TX/RX[0:3](p,n)
SD_TX/RX[10:13](p,n)
SD_TX/RX[14:17](p,n)
SGMII and XAUI
Cards Only
SGMII and XAUI
Cards Only