
P4080 Development System User’s Guide, Rev. 0
Freescale Semiconductor
3
Features Summary
•
System Logic ngPIXIS(FPGA)
— Manages system reset sequencing
— Manages system and SerDes clock speed selections
— Implements registers for system control and monitoring
— Manages boot and RCW source selection
— Internal 8-bit MCU allows independent VCore/temperature monitoring and reconfiguration.
•
Clocks
— System clock
– SYSCLK switch settable to one of eight common settings in the interval 66 MHz–133 MHz.
– Software settable in 1-MHz increments from 1–200 MHz.
— SerDes clock
– Supports three domains
– 100-MHz, 125-MHz and 156.25-MHz configurations to support PCI Express, SGMII and
XAUI
•
Power supplies
— Three dedicated programmable regulators supplying two cores and platform power pools
— PMBus control
— GVDD (DDR power) and VTT/VREF adjustable for DDR3
— 2.5-V power for Ethernet PHY