
P4080 Development System User’s Guide, Rev. 0
Freescale Semiconductor
55
Programming Model
7.1.16
GMSA Debug Register (PX_GMDBG)
The GMSA debug register (PX_GMDBG) allows access to information regarding the GMSA processor in
the ngPIXIS.
7.1.17
SCLK[0:2] Registers (PX_SCLK[0:2])
The PX_SCLK[0:2] registers control the 24-bit configuration word of the ICS307 system clock generator.
7.1.18
Watchdog Register (PX_WATCH)
The watchdog register (PX_WATCH) selects the appropriate watchdog timer event for the
VELA-controlled sequencer. Note that this watchdog works independently of any other watchdog timers,
such as those within the P4080.
Offset 0x16
Access: Read/Write
0
7
R
DATA
W
Reset
All zeros
Figure 41. GMSA Debug Register (PX_GMDBG)
Table 38. PX_GMDBG Field Descriptions
Bits
Name
Description
0–7
DATA
Requested data, as selected by PX_OCMCSR[2:5]
0001 PC[7:0]
0010 PC[11:0]
0011 opcode
0100 status
0101 TOS
Other values are undefined.
Offset 0x19 (MSB)
0x1A (midbyte)
0x1B (LSB)
Access: Read/Write
0
7
R
WORD
W
Reset
n
n
n
n
n
n
n
n
Figure 42. SCLK[0:2] Register (PX_SCLK[0:2])
Table 39. PX_SCLK[0:2] Field Descriptions
Bits
Name
Description
0–7
WORD
Read: Returns the current programmed values
Write: Values written to WORD are driven into the ICS307 during reset sequencing if
PX_VCFGEN0[SCLK]=1; otherwise, the encoded value of CFG_SYSCLK(0:2) is used.