
P4080 Development System User’s Guide, Rev. 0
10
Freescale Semiconductor
Architecture
This figure shows the general DDR memory architecture per controller.
Figure 4. P4080DS Memory Architecture per controller
Note that the P4080DS does not directly support the use of the MECC pins to access internal debug
information, because the P4080DS does not provide the special multiplexer, and thus has a simpler routing
and signal integrity status. On the other hand, the P4080DS does not interfere with this path, so access to
debug information on the MECC pins is possible with the use of a NextWave (or equivalent) DDR logic
analyzer connector and the use of non-ECC DDR modules.
32-bit DDR3 interface mode is supported; from the viewpoint of the P4080DS board, the unused lower
MDQ/MDS/MDM signals are simply inactive.
The DDR3 power supplies the following interface voltages:
•
VDD_IO
up to 20 W (10 A at 1.5 V nominal)
•
VDDQ+VTT
up to 2 A
•
MVREF
up to 10 mA
P4080
DDR3 DIMM
MRAS
RAS
CAS
WE
CKE[1:0]
A[15:0]
DQ[63:0]
DQS/DQS
DM[8:0]
CB[7:0]
MCAS
MWE
MCKE[1:0]
MCS[3:0]
MA[15:0]
MBA[2:0]
MDQS[8:0]/MDQS[8:0]
MDM[8:0]
MDQ[63:0]
MCK[0:2]
MCK[0:2]
MVREF
I2C_SDA
I2C_SCK
S[3:0]
BA[2:0]
MECC[7:0]
CK[0:1]
CK[0:1]#
RESET#
SDA
SCL
VREF
DDR3 Power
VTT
MEM_RST
GVDD
VDD