
P4080 Development System User’s Guide, Rev. 0
Freescale Semiconductor
31
Architecture
The ngPIXIS is implemented in an Actel A3P600 in a 484-256-pad micro-BGA. This figure shows the
overall ngPIXIS architecture.
Figure 21. ngPIXIS Overview
The principal portions of ngPIXIS are as follows:
COP
Handles merging COP header resets with on-board resets in a transparent manner
RESETSEQ
Collects various reset/power-good signals and starts the global reset sequencer
REGRESETS
Drives resets from the sequencer, from register-based software control, or from
VELA
REGISTERS
A multi-ported register file containing status and configuration data
LOCALBUS
Interface between processor and REGFILE
CONFIG
Monitors and/or sets selected configuration signals
PSU_PWR_GOOD
RESET
LOCAL
BUS
CONFIG
DRIVE
RESET
REG
RESETS
COP
IO
REGISTERS
LBUS
CPU
VELA
COP
CONFIG
CONFIG
RESET SW
SEQ
I2C
I2C EEPROM
IO
OCM
GMSA
SERIAL