
P4080 Development System User’s Guide, Rev. 0
38
Freescale Semiconductor
Architecture
This figure shows the principal clock connections (DDR and miscellaneous clocks are not shown).
Figure 24. P4080DS Clock Architecture
SD1 CLK
PEX Sl
ot
1
PEX
1
ta
p
CLK14M
ICS9FG108
100 MHz
XOSC
VSC8244
ngPIXIS
PEX Sl
ot
2
14.318 MHz
125 MHz
MPC94551
ICS8304
P4080
RTC
GTXCLK
SD2 CLK
“hot”
XOSC
33 MHz
“hot”
XOSC
33 MHz
XOSC
1
4
.3
18M
Hz
“hot”
ICS307
1588CLK
XOSC
125 MHz
PEX/
SG
MI
I Sl
ot
3
SYSCLK
SD3 CLK
S
G
M
II/X
A
U
I S
lo
t
5
S
G
M
II/
/X
A
U
I S
lo
t 4
ICS841664
ICS841664
MPC94551