
P4080 Development System User’s Guide, Rev. 0
Freescale Semiconductor
53
Programming Model
7.1.13
VELA Status Register (PX_VSTAT)
The VELA status register (PX_VSTAT) may be used to monitor the configuration sequencer activity.
7.1.14
OCM Control/Status Register (PX_OCMCSR)
The OCM control/status register (PX_OCMCSR) is a general-purpose register used to communicate
between the P4080 and the FPGA GMSA processor.
5
—
Reserved
6
PWROFF
Power off
0 Power is controlled as normal (by NVidia or by switch).
1 Power is forced off.
Note:
Hardware must restore power; software cannot force power on.
Note:
Note that the default value of PWROFF is zero, so that normal operations do not interfere with
the power switches. Setting PWROFF to 1 overrides any user- or APM-initiated power switch event.
7
GO
Go
0 The VELA sequencer remains idle.
1 The VELA sequencer starts.
Note:
The sequencer halts after running until software resets GO to 0.
Offset 0x11
Access: Read only
0
6
7
R
—
BUSY
W
Reset
All zeros
Figure 38. VELA Status Register (PX_VSTAT)
Table 35. PX_VSTAT Field Descriptions
Bits
Name
Description
0–6
—
Reserved
7
BUSY
0 The VELA sequencer is idle.
1 The VELA sequencer is busy.
Offset 0x14
Access: Read/Write
0
1
2
5
6
7
R
ACK
U0
DBGSEL
U1
MSG
W
Reset
All zeros
Figure 39. OCM Control/Status Register (PX_OCMCSR)
Table 34. PX_VCTL Field Descriptions (continued)
Bits
Name
Description