
P4080 Development System User’s Guide, Rev. 0
22
Freescale Semiconductor
Architecture
5.1.10
eOpenPIC Interrupt Controller
The P4080DS contains numerous interrupt connections. This table shows the P4080 eOpenPIC
connections.
5.1.11
GPIO Controller Port
Several pins of the P4080 can be used for customer-specific applications. Some of these pins have alternate
P4080-defined purposes to which they may also be used. All unused GPIO signals are connected to test
points on the P4080DS board; for those that have additional functions, there are additional connections as
noted. In general, additional functions are used so as not to interfere with use as GPIO unless otherwise
noted. This table summarizes the dedicated GPIO signals.
Table 8. Interrupt Connections
Signal Names
Connections
IRQ0_B
SLOT3 Sideband connector (SGMII riser does not connect, must use in-band irq)
IRQ1_B
DS3232 Realtime CLOCK and NVRAM
IRQ2_B
Four ZL2006 VCORE alert outputs
IRQ3_B
VSC8244 PHY interrupts 0–2 (wire-ORed)
IRQ4_B
SLOT4 Sideband connector (SGMII riser does not connect, XAUI riser can use or inband)
IRQ5_B
MIC2076 USB Power FLAG for over current at USB connector
IRQ6_B
SLOT6 Sideband connector (SGMII riser does not connect, XAUI riser can use or inband)
IRQ7_B
Not Connected
IRQ8_B
ngPIXIS FPGA
IRQ9_B
ngPIXIS FPGA
IRQ10_B
ADT7461 Thermal Diode ALERT PIN
IRQ11_B
ADT7461 Thermal Diode THERM PIN
IRQ_OUT_B
Not used as Interrupt, but as an EVT pin
Table 9. Dedicated GPIO Connections
Signal Names
System Function
GPIO[0:1]
EM1 management bus mux control.
GPIO[2:3]
EM2 management bus mux control.
GPIO[4:7]
Spares connected to test points.