
P4080 Development System User’s Guide, Rev. 0
Freescale Semiconductor
23
Architecture
5.1.12
Control Group
The P4080 control group signals are principally related to halting or restarting execution. This figure
shows an overview of the connections.
Figure 14. Control Architecture
The resets from the legacy COP and Aurora connectors are multiplexed to the ngPIXIS FPGA. The
ngPIXIS FPGA can inject system-level resets along with the legacy COP or Aurora resets. Note that the
Legacy COP HRST is mapped to the P4080 PORESET and the Legacy COP SRST is mapped to the P4080
HRESET. The P4080 HRESET is bi-directional open drain signal, but is not monitored by the ngPIXIS
FPGA. Basic system reset is mapped to the P4080 PORESET for both cold and warm reset conditions.
5.1.13
UART Serial Ports
The P4080DS connects both 4-wire serial ports to serial level transceivers, and from there to a stacked dual
DB9 male connector placed in the ATX I/O gasket area. The default mode is 4-wire, so RTS/CTS flow
control is supported on these connectors.
P4080
HRESET_REQ_B
ngPIXIS
PORESET_B
MUX
CKSTP_OUT_B
COP_HRST_B
HRESET_B
COP_PORST_B
COP_TRST_B
Le
gacy
COP
AU
R
O
R
A
COP_LEG_SRST_B
COP_LEG_HRST_B
COP_LEG_TRST_B
AURORA_HRST_B
AURORA_PORST_B
AURORA_TRST_B
TRST_B