
Enhanced Time Processing Unit (eTPU2)
MPC5644A Microcontroller Reference Manual, Rev. 6
760
Freescale Semiconductor
a programmed value. The clock and operation submode of the TCRCLK filter is configured independently
of the other channel input filters, through the field ETPU_TBCR[TCRCF].
For more information on filter submodes, refer to
Section 24.5.6.5, TCRCLK digital filter
. In one of the
Angle Modes, the output of the digital filter of channel 0 is replaced with the output of TCRCLK signal
digital filter (see
Section 24.5.7, EAC – eTPU angle counter
24.3.2.4
ipp_ind_etpu_odis_[1|2]([0 – 3]) eTPU Channel Output Disable Signals
Each of these four input signals are used to force the outputs of a group of eight channels to an inactive
level. When an ODIS input is active, all the channels in its group of eight that have their bits ODIS = 1 in
ETPU_CxCR have their outputs forced to the opposite of the value specified in bit OPOL of the same
register. Therefore, channels can be individually selected to be affected by the output disable signals, as
well as their disabling forced polarity (see
The output disable channel groups are defined in
In a dual-engine eTPU there are 8 output disable signals for the 64 channels.
24.4
Memory map/register definition
The guideline for the description of all bits and fields throughout
Section 24.4, Memory map/register
, is to provide only a brief explanation (without examples or method of use) of the features, since
it will be used mainly as a reference for the reader that is studying
Section 24.5, Functional description
where those features are explained in detail.
24.4.1
Memory map
The eTPU System simplified memory map is shown in
. Each of the register areas shown may
have their own reserved address areas.
shows a detailed memory map. Offsets are relative to the eTPU base address, which is
MCU-dependent.
NOTE
For MPC5644A, the eTPU2 base address is 0xC3FC_0000.
Table 24-2. Output disable channel groups
Output disable signal
1
1
The ETPU2 output_disable signals ipp_ind_etpu_odis_1(0 to 3) are connected to the EMIOS
channel _flags_ (channel 11 to 8) respectively.
Channels
ipp_ind_etpu_odis_[1|2](0)
0 to 7
ipp_ind_etpu_odis_[1|2](1)
8 to 15
ipp_ind_etpu_odis_[1|2](2)
16 to 23
ipp_ind_etpu_odis_[1|2](3)
24 to 31
Содержание MPC5644A
Страница 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Страница 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Страница 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Страница 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Страница 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Страница 130: ...Device Performance Optimization MPC5644A Microcontroller Reference Manual Rev 6 130 Freescale Semiconductor...
Страница 204: ...Multi Layer AHB Crossbar Switch XBAR MPC5644A Microcontroller Reference Manual Rev 6 204 Freescale Semiconductor...
Страница 212: ...Peripheral Bridge PBRIDGE MPC5644A Microcontroller Reference Manual Rev 6 212 Freescale Semiconductor...
Страница 558: ...System Integration Unit SIU MPC5644A Microcontroller Reference Manual Rev 6 558 Freescale Semiconductor...
Страница 582: ...Frequency modulated phase locked loop FMPLL MPC5644A Microcontroller Reference Manual Rev 6 582 Freescale Semiconductor...
Страница 766: ...Enhanced Time Processing Unit eTPU2 MPC5644A Microcontroller Reference Manual Rev 6 766 Freescale Semiconductor...
Страница 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Страница 1236: ...System Information Module and Trim SIM MPC5644A Microcontroller Reference Manual Rev 6 1236 Freescale Semiconductor...
Страница 1250: ...Cyclic Redundancy Checker CRC Unit MPC5644A Microcontroller Reference Manual Rev 6 1250 Freescale Semiconductor...
Страница 1336: ...Deserial Serial Peripheral Interface DSPI MPC5644A Microcontroller Reference Manual Rev 6 1336 Freescale Semiconductor...
Страница 1388: ...Enhanced Serial Communication Interface ESCI MPC5644A Microcontroller Reference Manual Rev 6 1388 Freescale Semiconductor...
Страница 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...
Страница 1624: ...FlexRay Communication Controller FlexRay MPC5644A Microcontroller Reference Manual Rev 6 1624 Freescale Semiconductor...
Страница 1670: ...JTAG Controller JTAGC MPC5644A Microcontroller Reference Manual Rev 6 1670 Freescale Semiconductor...
Страница 1692: ...Nexus Port Controller NPC MPC5644A Microcontroller Reference Manual Rev 6 1692 Freescale Semiconductor...
Страница 1701: ...Development Trigger Semaphore DTS MPC5644A Microcontroller Reference Manual Rev 6 Freescale Semiconductor 1701...
Страница 1702: ...Development Trigger Semaphore DTS MPC5644A Microcontroller Reference Manual Rev 6 1702 Freescale Semiconductor...