
Enhanced Queued Analog-to-Digital Converter (EQADC)
MPC5644A Microcontroller Reference Manual, Rev. 6
1144
Freescale Semiconductor
The main elements of the EQADC SSI block are the shift registers. The 26-bit transmit shift register in the
master and 26-bit receive shift register in the slave are linked by the SDO pin. In a similar way, the 26-bit
transmit shift register in the slave and 26-bit receive shift register in the master are linked by the SDI pin.
See
. When a data transmission operation is performed, data in the transmit registers is
serially shifted twenty-six bit positions into the receive registers by the FCK clock from the master; data
is exchanged between the master and the slave. Data in the master transmit shift register in the beginning
of a transmission operation becomes the output data for the slave, and data in the master receive shift
register after a transmission operation is the input data from the slave.
Figure 25-86. Full Duplex Pin Connection
25.6.9.1
EQADC SSI data transmission protocol
shows the timing of an EQADC SSI transmission operation. The main characteristics of this
protocol are:
•
FCK is free running, it does not stop between data transmissions. FCK will be driven low:
— When the serial interface is disabled.
— In stop/debug mode.
— Immediately after reset.
•
Frame size is fixed to 26 bits.
•
MSB bit is always transmitted first.
•
Master drives data on the positive edge of FCK and latches incoming data on the next positive edge
of FCK.
•
Slave drives data on the positive edge of FCK and latches incoming data on the negative edge of
FCK.
Master initiates a data transmission by driving SDS low, and its MSB bit on SDO on the positive edge of
FCK. Once an asserted SDS is detected, the slave shifts its data out, one bit at a time, on every FCK
positive edge. Both the master and the slave drive new data on the serial lines on every FCK positive edge.
This process continues until all the initial 26-bits in the master shift register are moved into the slave shift
MASTER
SLAVE
SDO
SDI
FCK
SDS
Baud Rate
Generator
Transmit Shift Register
Receive Shift Register
Receive Shift Register
Transmit Shift Register
Data Registers
CFIFOs and RFIFOs
Содержание MPC5644A
Страница 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Страница 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Страница 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Страница 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Страница 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Страница 130: ...Device Performance Optimization MPC5644A Microcontroller Reference Manual Rev 6 130 Freescale Semiconductor...
Страница 204: ...Multi Layer AHB Crossbar Switch XBAR MPC5644A Microcontroller Reference Manual Rev 6 204 Freescale Semiconductor...
Страница 212: ...Peripheral Bridge PBRIDGE MPC5644A Microcontroller Reference Manual Rev 6 212 Freescale Semiconductor...
Страница 558: ...System Integration Unit SIU MPC5644A Microcontroller Reference Manual Rev 6 558 Freescale Semiconductor...
Страница 582: ...Frequency modulated phase locked loop FMPLL MPC5644A Microcontroller Reference Manual Rev 6 582 Freescale Semiconductor...
Страница 766: ...Enhanced Time Processing Unit eTPU2 MPC5644A Microcontroller Reference Manual Rev 6 766 Freescale Semiconductor...
Страница 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Страница 1236: ...System Information Module and Trim SIM MPC5644A Microcontroller Reference Manual Rev 6 1236 Freescale Semiconductor...
Страница 1250: ...Cyclic Redundancy Checker CRC Unit MPC5644A Microcontroller Reference Manual Rev 6 1250 Freescale Semiconductor...
Страница 1336: ...Deserial Serial Peripheral Interface DSPI MPC5644A Microcontroller Reference Manual Rev 6 1336 Freescale Semiconductor...
Страница 1388: ...Enhanced Serial Communication Interface ESCI MPC5644A Microcontroller Reference Manual Rev 6 1388 Freescale Semiconductor...
Страница 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...
Страница 1624: ...FlexRay Communication Controller FlexRay MPC5644A Microcontroller Reference Manual Rev 6 1624 Freescale Semiconductor...
Страница 1670: ...JTAG Controller JTAGC MPC5644A Microcontroller Reference Manual Rev 6 1670 Freescale Semiconductor...
Страница 1692: ...Nexus Port Controller NPC MPC5644A Microcontroller Reference Manual Rev 6 1692 Freescale Semiconductor...
Страница 1701: ...Development Trigger Semaphore DTS MPC5644A Microcontroller Reference Manual Rev 6 Freescale Semiconductor 1701...
Страница 1702: ...Development Trigger Semaphore DTS MPC5644A Microcontroller Reference Manual Rev 6 1702 Freescale Semiconductor...