
Enhanced Serial Communication Interface (ESCI)
MPC5644A Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
1345
This register provides bits to configure the functionality of the module, and interrupt enable bits for the
interrupt flags provided in Interrupt Flag and Status Register 1 (eSCI_IFSR1) ,Interrupt Flag and Status
Register 2 (eSCI_IFSR2)and control bits for the transmitter and receiver.
Table 31-8. eSCI_CR2 field descriptions
Field
Description
MDIS
Module Disabled Mode. This bit controls the Module Mode of Operation, which is described in
0 Module is not in Disabled Mode.
1 Module is in Disabled Mode, if module is idle.
FBR
Fast Bit Error Detection. This bit controls the Bit Error Detection mode.
0 Standard Bit error detection performed as described in
Section 31.4.6.5.3, Standard bit error detection
1 Fast Bit error detection performed as described in
Section 31.4.6.5.4, Fast bit error detection
.
Note:
This bit is used in LIN mode only.
BSTP
DMA Stop on Bit Error or Physical Bus Error. This bit controls the transmit DMA requests generation in case of
bit errors or physical bus errors. Bit errors are indicated by the BERR flag in the
Interrupt Flag and Status Register
and physical bus errors are indicated by the PBERR flag in the
.
0 Transmit DMA requests generated regardless of bit errors or physical bus errors.
1 Transmit DMA requests are
not
generated if eSCI_SR[BERR] flag or eSCI_SR[PBERR] flags are set.
Note:
This bit is used in LIN mode only.
BERRIE
Bit Error Interrupt Enable. This bit controls the BERR interrupt request generation.
0 BERR interrupt request generation disabled.
1 BERR interrupt request generation enabled.
RXDMA
Receive DMA Control. This bit enables the receive DMA feature. When this bit is cleared, a pending receive DMA
request is deasserted.
0 Receive DMA disabled.
1 Receive DMA enabled.
TXDMA
Transmit DMA Control. This bit enables the transmit DMA feature. When this bit is cleared, a pending transmit
DMA request is deasserted.
0 Transmit DMA disabled.
1 Transmit DMA enabled.
BRCL
Break Character Length. This bit is used to define the length of the break character to be transmitted.
The settings are specified in
Section 31.4.2.2, Break character formats
.
BESM
Fast Bit Error Detection Sample Mode. This bit defines the sample point for the Fast Bit Error Detection Mode.
0 Sample point is RS9.
1 Sample point is RS13.
Note:
This bit is used in LIN mode only.
BESTP
Bit Error Transmit Stop. This control bit defines the behavior of the eSCI Transmit Pin TXD while the bit error flag
eSCI_SR[BERR] is 1.
0 Application Data Values driven onto TXD pin.
1 Recessive Data Value 1 driven onto TXD pin.
Note:
This bit is used in LIN mode only.
RXPOL
RXD Pin polarity. This bit controls the polarity of the RXD pin. See
Section 31.4.2.1.1, Inverted data frame
0 Normal Polarity.
1 Inverted Polarity.
Содержание MPC5644A
Страница 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Страница 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Страница 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Страница 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Страница 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Страница 130: ...Device Performance Optimization MPC5644A Microcontroller Reference Manual Rev 6 130 Freescale Semiconductor...
Страница 204: ...Multi Layer AHB Crossbar Switch XBAR MPC5644A Microcontroller Reference Manual Rev 6 204 Freescale Semiconductor...
Страница 212: ...Peripheral Bridge PBRIDGE MPC5644A Microcontroller Reference Manual Rev 6 212 Freescale Semiconductor...
Страница 558: ...System Integration Unit SIU MPC5644A Microcontroller Reference Manual Rev 6 558 Freescale Semiconductor...
Страница 582: ...Frequency modulated phase locked loop FMPLL MPC5644A Microcontroller Reference Manual Rev 6 582 Freescale Semiconductor...
Страница 766: ...Enhanced Time Processing Unit eTPU2 MPC5644A Microcontroller Reference Manual Rev 6 766 Freescale Semiconductor...
Страница 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Страница 1236: ...System Information Module and Trim SIM MPC5644A Microcontroller Reference Manual Rev 6 1236 Freescale Semiconductor...
Страница 1250: ...Cyclic Redundancy Checker CRC Unit MPC5644A Microcontroller Reference Manual Rev 6 1250 Freescale Semiconductor...
Страница 1336: ...Deserial Serial Peripheral Interface DSPI MPC5644A Microcontroller Reference Manual Rev 6 1336 Freescale Semiconductor...
Страница 1388: ...Enhanced Serial Communication Interface ESCI MPC5644A Microcontroller Reference Manual Rev 6 1388 Freescale Semiconductor...
Страница 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...
Страница 1624: ...FlexRay Communication Controller FlexRay MPC5644A Microcontroller Reference Manual Rev 6 1624 Freescale Semiconductor...
Страница 1670: ...JTAG Controller JTAGC MPC5644A Microcontroller Reference Manual Rev 6 1670 Freescale Semiconductor...
Страница 1692: ...Nexus Port Controller NPC MPC5644A Microcontroller Reference Manual Rev 6 1692 Freescale Semiconductor...
Страница 1701: ...Development Trigger Semaphore DTS MPC5644A Microcontroller Reference Manual Rev 6 Freescale Semiconductor 1701...
Страница 1702: ...Development Trigger Semaphore DTS MPC5644A Microcontroller Reference Manual Rev 6 1702 Freescale Semiconductor...