
Enhanced Queued Analog-to-Digital Converter (EQADC)
MPC5644A Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
1107
A trigger overrun happens when the CFIFO is already in TRIGGERED state and a new edge trigger event
is detected.
Continuous-Scan Level Trigger
When high or low level gated trigger mode is selected, the input level on the associated trigger signal
places the CFIFO in TRIGGERED state. When high-level gated trigger is selected, a high-level signal
opens the gate, and a low level closes the gate. The CFIFO commands start to be transferred when the
CFIFO becomes the highest priority CFIFO using a not-full on-chip CBuffer or an not-full external
CBuffer. Although command transfers will not stop upon detection of an asserted EOQ bit at the end of a
command transfer, the EOQF is asserted and, if enabled, an EOQ interrupt request is generated.
The EQADC stops transferring commands from a TRIGGERED CFIFO when CFIFO status changes from
TRIGGERED due to the detection of a closed gate. If a closed gate is detected while no command transfers
are taking place and the CFIFO status is TRIGGERED, the CFIFO status is immediately changed to
WAITING FOR TRIGGER and the PF flag is asserted. If a closed gate is detected during the serial
transmission of a command to the external device, it will have no effect on the CFIFO status until the
transmission completes. Once the transmission is completed, the TC_CF counter is updated, the PF flag is
asserted, and the CFIFO status is changed to WAITING FOR TRIGGER. Command transfers will restart
as the gate opens.
If the gate closes and opens during the same serial transmission of a command to the external device, it
will have no effect on the CFIFO status or on the PF flag, but the TORF flag will become asserted as was
exemplified in
. Therefore, closing the gate for a period less than a serial transmission time
interval does not guarantee that the closure will affect command transfers from a CFIFO.
The Pause bit has no effect in continuous-scan level-trigger mode.
25.6.4.6.4
CFIFO Scan Trigger Mode Start/Stop Summary
summarizes the start and stop conditions of command transfers from CFIFOs for all of the
single-scan and continuous-scan trigger modes.
Table 25-63. CFIFO Scan Trigger Mode - Command Transfer Start/Stop Summary
Trigger Mode
Requires
Asserted SSS
to Recognize
Trigger
Events?
Command Transfer
Start/Restart
Condition
Stop on
asserted
EOQ
bit
1
?
Stop on
asserted
Pause
bit
2
?
Other Command Transfer Stop
Condition
3
4
Single Scan
Software
Don’t Care
Asserted SSS bit.
Yes
No
None.
Single Scan
Edge
Yes
A corresponding edge
occurs when the SSS
bit is asserted.
Yes
Yes
None.
Single Scan
Level
Yes
Gate is opened when
the SSS bit is asserted.
Yes
No
EQADC
also stops transfers
from the CFIFO when CFIFO
status changes from
TRIGGERED due to the
detection of a closed gate.
5
Содержание MPC5644A
Страница 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Страница 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Страница 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Страница 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Страница 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Страница 130: ...Device Performance Optimization MPC5644A Microcontroller Reference Manual Rev 6 130 Freescale Semiconductor...
Страница 204: ...Multi Layer AHB Crossbar Switch XBAR MPC5644A Microcontroller Reference Manual Rev 6 204 Freescale Semiconductor...
Страница 212: ...Peripheral Bridge PBRIDGE MPC5644A Microcontroller Reference Manual Rev 6 212 Freescale Semiconductor...
Страница 558: ...System Integration Unit SIU MPC5644A Microcontroller Reference Manual Rev 6 558 Freescale Semiconductor...
Страница 582: ...Frequency modulated phase locked loop FMPLL MPC5644A Microcontroller Reference Manual Rev 6 582 Freescale Semiconductor...
Страница 766: ...Enhanced Time Processing Unit eTPU2 MPC5644A Microcontroller Reference Manual Rev 6 766 Freescale Semiconductor...
Страница 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Страница 1236: ...System Information Module and Trim SIM MPC5644A Microcontroller Reference Manual Rev 6 1236 Freescale Semiconductor...
Страница 1250: ...Cyclic Redundancy Checker CRC Unit MPC5644A Microcontroller Reference Manual Rev 6 1250 Freescale Semiconductor...
Страница 1336: ...Deserial Serial Peripheral Interface DSPI MPC5644A Microcontroller Reference Manual Rev 6 1336 Freescale Semiconductor...
Страница 1388: ...Enhanced Serial Communication Interface ESCI MPC5644A Microcontroller Reference Manual Rev 6 1388 Freescale Semiconductor...
Страница 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...
Страница 1624: ...FlexRay Communication Controller FlexRay MPC5644A Microcontroller Reference Manual Rev 6 1624 Freescale Semiconductor...
Страница 1670: ...JTAG Controller JTAGC MPC5644A Microcontroller Reference Manual Rev 6 1670 Freescale Semiconductor...
Страница 1692: ...Nexus Port Controller NPC MPC5644A Microcontroller Reference Manual Rev 6 1692 Freescale Semiconductor...
Страница 1701: ...Development Trigger Semaphore DTS MPC5644A Microcontroller Reference Manual Rev 6 Freescale Semiconductor 1701...
Страница 1702: ...Development Trigger Semaphore DTS MPC5644A Microcontroller Reference Manual Rev 6 1702 Freescale Semiconductor...