
FlexCAN Module
MPC5644A Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
1405
FRZACK
Freeze Mode Acknowledge
This read-only bit indicates that FlexCAN is in Freeze Mode and its prescaler is stopped. The
Freeze Mode request cannot be granted until current transmission or reception processes have
finished. Therefore the software can poll the FRZACK bit to know when FlexCAN has actually
entered Freeze Mode. If Freeze Mode request is negated, then this bit is negated once the
FlexCAN prescaler is running again. If Freeze Mode is requested while FlexCAN is in any of the
low power modes, then the FRZACK bit will only be set when the low power mode is exited. See
for more information.
1: FlexCAN in Freeze Mode, prescaler stopped
0: FlexCAN not in Freeze Mode, prescaler running
SUPV
Supervisor Mode
This bit configures some of the FlexCAN registers to be either in Supervisor or Unrestricted
memory space. The registers affected by this bit are marked as S/U in the Access Type column of
. Reset value of this bit is ‘1’, so the affected registers start with Supervisor access
restrictions.
1: Affected registers are in Supervisor memory space. Any access without supervisor permission
behaves as though the access was done to an unimplemented register location
0: Affected registers are in Unrestricted memory space
SLF_WAK
Self Wake Up
This bit enables the Self Wake Up feature when FlexCAN is in Stop Mode. If this bit had been
asserted by the time FlexCAN entered Stop Mode, then FlexCAN will look for a recessive to
dominant transition on the bus during these modes. If a transition from recessive to dominant is
detected during Stop Mode, then FlexCAN generates, if enabled to do so, a Wake Up interrupt to
the CPU so that it can resume the clocks globally. This bit can not be written while the module is
in Stop Mode.
1: FlexCAN Self Wake Up feature is enabled
0: FlexCAN Self Wake Up feature is disabled
WRNEN
Warning Interrupt Enable
When asserted, this bit enables the generation of the TWRNINT and RWRNINT flags in the Error
and Status Register. If WRNEN is negated, the TWRNINT and RWRNINT flags will always be
zero, independent of the values of the error counters, and no warning interrupt will ever be
generated.
1: TWRNINT and RWRNINT bits are set when the respective error counter transition from <96 to
96.
0: TWRNINT and RWRNINT bits are zero, independent of the values in the error counters.
MDISACK
Low Power Mode Acknowledge
This read-only bit indicates that FlexCAN is either in Disable Mode or Stop Mode. Either of these
low power modes can not be entered until all current transmission or reception processes have
finished, so the CPU can poll the MDISACK bit to know when FlexCAN has actually entered low
power mode. See
Section 32.5.9.2, Module Disable Mode
and
for
more information.
1: FlexCAN is either in Disable Mode or Stop mode
0: FlexCAN not in any of the low power modes
Table 32-8. Module Configuration Register (MCR) field descriptions
Field
Description
Содержание MPC5644A
Страница 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Страница 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Страница 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Страница 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Страница 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Страница 130: ...Device Performance Optimization MPC5644A Microcontroller Reference Manual Rev 6 130 Freescale Semiconductor...
Страница 204: ...Multi Layer AHB Crossbar Switch XBAR MPC5644A Microcontroller Reference Manual Rev 6 204 Freescale Semiconductor...
Страница 212: ...Peripheral Bridge PBRIDGE MPC5644A Microcontroller Reference Manual Rev 6 212 Freescale Semiconductor...
Страница 558: ...System Integration Unit SIU MPC5644A Microcontroller Reference Manual Rev 6 558 Freescale Semiconductor...
Страница 582: ...Frequency modulated phase locked loop FMPLL MPC5644A Microcontroller Reference Manual Rev 6 582 Freescale Semiconductor...
Страница 766: ...Enhanced Time Processing Unit eTPU2 MPC5644A Microcontroller Reference Manual Rev 6 766 Freescale Semiconductor...
Страница 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Страница 1236: ...System Information Module and Trim SIM MPC5644A Microcontroller Reference Manual Rev 6 1236 Freescale Semiconductor...
Страница 1250: ...Cyclic Redundancy Checker CRC Unit MPC5644A Microcontroller Reference Manual Rev 6 1250 Freescale Semiconductor...
Страница 1336: ...Deserial Serial Peripheral Interface DSPI MPC5644A Microcontroller Reference Manual Rev 6 1336 Freescale Semiconductor...
Страница 1388: ...Enhanced Serial Communication Interface ESCI MPC5644A Microcontroller Reference Manual Rev 6 1388 Freescale Semiconductor...
Страница 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...
Страница 1624: ...FlexRay Communication Controller FlexRay MPC5644A Microcontroller Reference Manual Rev 6 1624 Freescale Semiconductor...
Страница 1670: ...JTAG Controller JTAGC MPC5644A Microcontroller Reference Manual Rev 6 1670 Freescale Semiconductor...
Страница 1692: ...Nexus Port Controller NPC MPC5644A Microcontroller Reference Manual Rev 6 1692 Freescale Semiconductor...
Страница 1701: ...Development Trigger Semaphore DTS MPC5644A Microcontroller Reference Manual Rev 6 Freescale Semiconductor 1701...
Страница 1702: ...Development Trigger Semaphore DTS MPC5644A Microcontroller Reference Manual Rev 6 1702 Freescale Semiconductor...