
Reaction Module (REACM)
MPC5644A Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
715
Table 23-20. REACM_MWBK field descriptions
Field
Description
0
LOOP
Loop Control Bit
The LOOP Control bit indicates that the next Modulation Control Word accessed by the
reaction channel when a Modulation Word address increment event occurs should be
the one indicated by the Channel MODULATION_ADDR[5:0] register with no offset.
1 Loop back to initial channel modulation word
0 Increment to the next modulation word
1
IOSS
Initial Output State Selection
The IOSS bit indicates the state of the channel output pin when the Modulation Word
is just accessed by the reaction channel. This access occurs when the channel is
activated by a Timer Input Channel being asserted, by software using SWMC bit in the
REACM_CHCR or when the modulation phase advances, e.g. due to a timer event.
1 HOD[2:0] is initially used for chn_c, chn_b and chn_a respectively
0 LOD[2:0] is initially used for chn_c, chn_b and chn_a respectively
Note:
IOSS must not be 0b0 when MM is 0b01(threshold-holdoff).
2
Reserved, should be cleared.
3–4
MM[1:0]
Modulation Mode
The MM[1:0] Modulation Mode field indicates the type of the modulation that is
executed by the channel.
defines the modulation modes.
Note:
IOSS must not be 0b0 when MM is 0b01(threshold-holdoff).
5
Reserved, should be cleared.
6–7
SM[1:0]
Sequencer Mode
The SM[1:0] field defines the event that makes the channel address the next
modulation word. This event can be a timer event or a threshold level event. Note that
the channel does not necessarily increment the Modulation Word address thus the
same Modulation Word is executed again in the new modulation sequence.
defines the Sequencer modes.
Note:
For time-out event selections, it is required the related time be greater than 64
clock cycles
8
Reserved, should be cleared.
9–11
HOD[2:0]
High Output Drive
The HOD[2:0] field defines the values driven on the chn_c, chn_b and chn_a channel
output pins, respectively, when the channel is at ON state.
Note:
Set HOD[2:0]=LOD[2:0] when using threshold-threshold modulation together
with sequence advance, in order to avoid fast glitches during the sequence
advance
12
Reserved, should be cleared.
13–15
LOD[2:0]
Low Output Drive
The LOD[2:0] field defines the values driven on the chn_c, chn_b and chn_a channel
output pins, respectively, when the channel is at OFF state.
Note:
Set HOD[2:0]=LOD[2:0] when using threshold-threshold modulation together
with sequence advance, in order to avoid fast glitches during the sequence
advance
16
Reserved, should be cleared.
Содержание MPC5644A
Страница 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Страница 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Страница 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Страница 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Страница 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Страница 130: ...Device Performance Optimization MPC5644A Microcontroller Reference Manual Rev 6 130 Freescale Semiconductor...
Страница 204: ...Multi Layer AHB Crossbar Switch XBAR MPC5644A Microcontroller Reference Manual Rev 6 204 Freescale Semiconductor...
Страница 212: ...Peripheral Bridge PBRIDGE MPC5644A Microcontroller Reference Manual Rev 6 212 Freescale Semiconductor...
Страница 558: ...System Integration Unit SIU MPC5644A Microcontroller Reference Manual Rev 6 558 Freescale Semiconductor...
Страница 582: ...Frequency modulated phase locked loop FMPLL MPC5644A Microcontroller Reference Manual Rev 6 582 Freescale Semiconductor...
Страница 766: ...Enhanced Time Processing Unit eTPU2 MPC5644A Microcontroller Reference Manual Rev 6 766 Freescale Semiconductor...
Страница 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Страница 1236: ...System Information Module and Trim SIM MPC5644A Microcontroller Reference Manual Rev 6 1236 Freescale Semiconductor...
Страница 1250: ...Cyclic Redundancy Checker CRC Unit MPC5644A Microcontroller Reference Manual Rev 6 1250 Freescale Semiconductor...
Страница 1336: ...Deserial Serial Peripheral Interface DSPI MPC5644A Microcontroller Reference Manual Rev 6 1336 Freescale Semiconductor...
Страница 1388: ...Enhanced Serial Communication Interface ESCI MPC5644A Microcontroller Reference Manual Rev 6 1388 Freescale Semiconductor...
Страница 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...
Страница 1624: ...FlexRay Communication Controller FlexRay MPC5644A Microcontroller Reference Manual Rev 6 1624 Freescale Semiconductor...
Страница 1670: ...JTAG Controller JTAGC MPC5644A Microcontroller Reference Manual Rev 6 1670 Freescale Semiconductor...
Страница 1692: ...Nexus Port Controller NPC MPC5644A Microcontroller Reference Manual Rev 6 1692 Freescale Semiconductor...
Страница 1701: ...Development Trigger Semaphore DTS MPC5644A Microcontroller Reference Manual Rev 6 Freescale Semiconductor 1701...
Страница 1702: ...Development Trigger Semaphore DTS MPC5644A Microcontroller Reference Manual Rev 6 1702 Freescale Semiconductor...