
FlexCAN Module
MPC5644A Microcontroller Reference Manual, Rev. 6
1410
Freescale Semiconductor
SMP
Sampling Mode
This bit defines the sampling mode of CAN bits at the Rx input.
1: Three samples are used to determine the value of the received bit: the regular one (sample
point) and 2 preceding samples, a majority rule is used
0: Just one sample is used to determine the bit value
BOFFREC
Bus Off Recovery Mode
This bit defines how FlexCAN recovers from Bus Off state. If this bit is negated, automatic
recovering from Bus Off state occurs according to the CAN Specification 2.0B. If the bit is asserted,
automatic recovering from Bus Off is disabled and the module remains in Bus Off state until the
bit is negated by the user. If the negation occurs before 128 sequences of 11 recessive bits are
detected on the CAN bus, then Bus Off recovery happens as if the BOFFREC bit had never been
asserted. If the negation occurs after 128 sequences of 11 recessive bits occurred, then FlexCAN
will resynchronize to the bus by waiting for 11 recessive bits before joining the bus. After negation,
the BOFFREC bit can be re-asserted again during Bus Off, but it will only be effective the next time
the module enters Bus Off. If BOFFREC was negated when the module entered Bus Off, asserting
it during Bus Off will not be effective for the current Bus Off recovery.
1: Automatic recovering from Bus Off state disabled
0: Automatic recovering from Bus Off state enabled, according to CAN Spec 2.0 part B
TSYN
Timer Sync Mode
This bit enables a mechanism that resets the free-running timer each time a message is received
in Message Buffer 0. This feature provides means to synchronize multiple FlexCAN stations with
a special “SYNC” message (i.e., global network time). If the FEN bit in MCR is set (FIFO enabled),
MB8 is used for timer synchronization instead of MB0.
1: Timer Sync feature enabled
0: Timer Sync feature disabled
LBUF
Lowest Buffer Transmitted First
This bit defines the ordering mechanism for Message Buffer transmission. When asserted,
MCR[LPRIO_EN] does not affect the priority arbitration.
1: Lowest number buffer is transmitted first
0: Buffer with highest priority is transmitted first
LOM
Listen-Only Mode
This bit configures FlexCAN to operate in Listen Only Mode. In this mode, transmission is
disabled, all error counters are frozen and the module operates in a CAN Error Passive mode.
Only messages acknowledged by another CAN station will be received. If FlexCAN detects a
message that has not been acknowledged, it will flag a BIT0 error (without changing the REC), as
if it was trying to acknowledge the message.
1: FlexCAN module operates in Listen Only Mode
0: Listen Only Mode is deactivated
PROPSEG
Propagation Segment
This 3-bit field defines the length of the Propagation Segment in the bit time. The valid
programmable values are 0
–
7.
Propagation Segment Time = (P 1) * Time-Quanta.
Time-Quantum = one Sclock period.
Table 32-10. CR Register field descriptions
Field
Description
Содержание MPC5644A
Страница 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Страница 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Страница 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Страница 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Страница 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Страница 130: ...Device Performance Optimization MPC5644A Microcontroller Reference Manual Rev 6 130 Freescale Semiconductor...
Страница 204: ...Multi Layer AHB Crossbar Switch XBAR MPC5644A Microcontroller Reference Manual Rev 6 204 Freescale Semiconductor...
Страница 212: ...Peripheral Bridge PBRIDGE MPC5644A Microcontroller Reference Manual Rev 6 212 Freescale Semiconductor...
Страница 558: ...System Integration Unit SIU MPC5644A Microcontroller Reference Manual Rev 6 558 Freescale Semiconductor...
Страница 582: ...Frequency modulated phase locked loop FMPLL MPC5644A Microcontroller Reference Manual Rev 6 582 Freescale Semiconductor...
Страница 766: ...Enhanced Time Processing Unit eTPU2 MPC5644A Microcontroller Reference Manual Rev 6 766 Freescale Semiconductor...
Страница 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Страница 1236: ...System Information Module and Trim SIM MPC5644A Microcontroller Reference Manual Rev 6 1236 Freescale Semiconductor...
Страница 1250: ...Cyclic Redundancy Checker CRC Unit MPC5644A Microcontroller Reference Manual Rev 6 1250 Freescale Semiconductor...
Страница 1336: ...Deserial Serial Peripheral Interface DSPI MPC5644A Microcontroller Reference Manual Rev 6 1336 Freescale Semiconductor...
Страница 1388: ...Enhanced Serial Communication Interface ESCI MPC5644A Microcontroller Reference Manual Rev 6 1388 Freescale Semiconductor...
Страница 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...
Страница 1624: ...FlexRay Communication Controller FlexRay MPC5644A Microcontroller Reference Manual Rev 6 1624 Freescale Semiconductor...
Страница 1670: ...JTAG Controller JTAGC MPC5644A Microcontroller Reference Manual Rev 6 1670 Freescale Semiconductor...
Страница 1692: ...Nexus Port Controller NPC MPC5644A Microcontroller Reference Manual Rev 6 1692 Freescale Semiconductor...
Страница 1701: ...Development Trigger Semaphore DTS MPC5644A Microcontroller Reference Manual Rev 6 Freescale Semiconductor 1701...
Страница 1702: ...Development Trigger Semaphore DTS MPC5644A Microcontroller Reference Manual Rev 6 1702 Freescale Semiconductor...