CHAPTER 3 CPU ARCHITECTURE
Preliminary User’s Manual U16846EJ1V0UD
41
Figure 3-5. Correspondence Between Data Memory and Addressing (
µ
PD78F0102H)
Special function registers (SFR)
256
×
8 bits
Short direct
addressing
SFR addressing
Internal high-speed RAM
768
×
8 bits
General-purpose registers
32
×
8 bits
Reserved
Flash memory
16384
×
8 bits
Register addressing
Direct addressing
Register indirect addressing
Based addressing
Based indexed addressing
H
0
0
0
0
H
F
F
F
3
H
0
0
0
4
H
F
F
B
F
H
0
0
C
F
H
F
D
E
F
H
0
E
E
F
H
F
F
E
F
H
0
0
F
F
H
F
F
F
F
H
F
1
E
F
H
0
2
E
F
H
F
1
F
F
H
0
2
F
F