CHAPTER 7 8-BIT TIMER/EVENT COUNTER 50
Preliminary User’s Manual U16846EJ1V0UD
153
Figure 7-10. PWM Output Operation Timing
(a) Basic operation (active level = H)
Count clock
TM50
CR50
TCE50
INTTM50
TO50
00H 01H
FFH 00H 01H 02H
N N+1
FFH 00H 01H 02H
M
00H
N
<2> Active level
Active level
<3> Inactive level
<1>
<5>
t
(b) CR50 = 00H
Count clock
TM50
CR50
TCE50
INTTM50
TO50 L
Inactive level
Inactive level
01H
00H
FFH 00H 01H 02H
N N+1
FFH 00H 01H 02H
M 00H
00H
N+2
t
(c) CR50 = FFH
TM50
Count clock
CR50
TCE50
INTTM50
TO50
01H
00H
FFH 00H 01H 02H
N N+1
FFH 00H 01H 02H
M 00H
FFH
N+2
Inactive level
Active level
Inactive level
Active level
Inactive level
t
Remark <1> to <3> and <5> in Figure 7-10 (a) correspond to <1> to <3> and <5> in PWM output operation in
7.4.4 (1) PWM output basic operation.