CHAPTER 17 CLOCK MONITOR
Preliminary User’s Manual U16846EJ1V0UD
317
Figure 17-3. Timing of Clock Monitor (4/4)
(7) Clock monitor status after Ring-OSC clock oscillation is stopped by software
Ring-OSC clock
High-speed
system clock
CPU operation
Normal operation (high-speed system clock)
Oscillation stopped
RSTOP
Note
Clock monitor status
Monitoring
Monitoring
stopped
Monitoring
CLME
When bit 0 (CLME) of the clock monitor mode register (CLM) is set to 1 before or while oscillation of the Ring-OSC
clock is stopped, monitoring automatically starts after the Ring-OSC clock is stopped. Monitoring is stopped when
oscillation of the Ring-OSC clock is stopped.
Note If it is specified by the option byte that Ring-OSC cannot be stopped, the setting of bit 0 (RSTOP) of the
Ring-OSC mode register (RCM) is invalid. To set RSTOP, be sure to confirm that bit 1 (MCS) of the main
clock mode register (MCM) is 1.