4
Intel® 80331 I/O Processor Design Guide
Contents
6.4.14 PCI 66 MHz Slot Topology .................................................................................... 60
6.4.15 PCI 66 MHz Embedded Topology ......................................................................... 61
6.4.16 PCI 66 MHz Mixed Mode Topology ....................................................................... 62
6.4.17 PCI 33 MHz Slot Topology .................................................................................... 63
6.4.18 PCI 33 MHz Embedded Mode Topology ............................................................... 64
6.4.19 PCI 33 MHz Mixed Topology ................................................................................. 65
®
80331 I/O Processor DDR Overview ........................................................................ 68
DDR 333 Signal Integrity Simulation Conditions ................................................................ 69
7.3.1
Source Synchronous Signal Group ....................................................................... 72
7.4.1.1
Routing Requirements ........................................................................... 73
Clock Signal Groups .............................................................................................. 81
7.4.2.1
Control Signals Termination................................................................... 85
DDR 333 Source Synchronous Routine Guidelines .............................. 89
DDR 333 Embedded Clock Routing Recommendations ....................... 92
DDR 333 Embedded Address/Command/Control Routing Guidelines .. 96
DDR II 400 Layout Guidelines .......................................................................................... 101
7.5.1
DDRII-400 Trace Width/Impedance Requirements ............................................. 103
DDR II 400 DIMM Source Synchronous Routing................................. 104
DDRII 400 Clock Routing Guidelines................................................... 107
DDRII 400 Address/Command/Control Routing Guidelines ................ 108
DDRII 400 Embedded Source Synchronous Routine Guidelines ........ 110
DDRII 400 Embedded Clock Routing Recommendations ................... 113
DDRII 400 Embedded Address/Command/Control Routing Guidelines ....
116
REF
Voltage............................................................................................................ 121
Содержание 80331
Страница 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Страница 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Страница 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Страница 130: ...Intel 80331 I O Processor Design Guide Peripheral Local Bus 130 This Page Intentionally Left Blank ...
Страница 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...