117
Memory Controller
Table 71.
DDR II 400 Embedded Address/CMD Lengths
Traces
Description
Layer
Minimum
Length
Maximum
Length
Trace
Impedance
Spacing Notes
TL0
Breakout
Any
0”
0.5”
5 mils
5 mils trace width OK for
breakout.
TL1
Lead-in
Microstrip
2 “
10”
45 ohms or
50 ohms
12 mils
•
45 ohms +/- 15% or
•
50 ohms +/- 15%
TL2
Microstrip
(MS)
20 mils
25 mils
Same as TL1
12 mils
TL2 to TL8 as per JEDEC
DDRII Registered
specification routed as T
points
TL3
MS
1500 mils
1550 mils
Same as TL1
12 mils
TL4
MS
1850
1900
Same as TL1
12 mils
TL5
MS
500
560
Same as TL1
12 mils
TL6
MS
275
325
Same as TL1
12 mils
TL7
MS
550
600
Same as TL1
12 mils
TL8
MS
50
270
Same as TL1
12 mils
TL9
Fan out
MS
0”
100
5 mils
TL10
VTT
Termination
or split
termination
MS
150
500
5 mils
To be placed in respective
VTT power island.
Содержание 80331
Страница 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Страница 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Страница 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Страница 130: ...Intel 80331 I O Processor Design Guide Peripheral Local Bus 130 This Page Intentionally Left Blank ...
Страница 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...