57
PCI-X Layout Guidelines
6.4.11
PCI-X 66 MHz Slot Topology
and
provides routing details for a topology with for an embedded PCI-X
66 MHz application.
Trace Length TL_AD1,
TL_AD2 - from connector to
receiver
0.75” minimum - 1.5” maximum
1.75” minimum - 2.75” maximum
Length Matching
Requirements:
No length matching is required among datalines. For length matching for clocks,
refer clock guidelines
.
Number of vias
Three vias maximum
Table 17.
Combination of Slot and Embedded PCI-X 100 MHz Routing 2 Recommendations
(Sheet 2 of 2)
Figure 26.
PCI-X 66 MHz Slot Routing Topology
Table 18.
PCI-X 66 MHz Slot Routing Recommendations (Sheet 1 of 2)
Parameter
Routing Guideline for AD Bus
Reference Plane
Route over an unbroken ground plane
Breakout
5 mils on 5 mils spacing. Maximum length of the breakout is 500 mils.
Motherboard Trace
Impedance (microstrip and
stripline)
50 Ohms +/- 15%
Add-in card Impedance
(microstrip and stripline)
57 Ohms +/- 15%
Stripline Trace Spacing
12 mils, from edge to edge
Microstrip Trace Spacing
18 mils, from edge to edge
Group Spacing
Spacing from other groups: 25 mils minimum center to center
Trace Length 1 (TL1): From
80331 signal Ball to first
junction
1.0” minimum - 6.0” maximum
1.0” minimum - 4.75” maximum
Trace Length TL2 to TL4
between junctions
0.8” minimum - 1.2” maximum
T L 1
C O N N 1
T
L_A
D1
T L 2
C O N N 2
T
L_A
D2
A D 1
A D 2
T L 3
C O N N 3
T
L_A
D3
A D 3
T L 4
C O N N 4
T
L_A
D4
A D 4
Содержание 80331
Страница 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Страница 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Страница 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Страница 130: ...Intel 80331 I O Processor Design Guide Peripheral Local Bus 130 This Page Intentionally Left Blank ...
Страница 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...