26
Terminations
P_M66EN
Refer to comments
8.2 K pull-up is required when not already pulled up on the PCI bus.
An add-in card may rely on the motherboard to pull-up this signal.
P_REQ#
Refer to comments
8.2 K pull-up is required when not already pulled up on the PCI bus.
An add-in card may rely on the motherboard to pull-up this signal.
M_CK[2:0], M_CK[2:0]#
Refer to comments
For M_CKs and M_CK#s not used leave these pins unconnected.
DQS[8:0]#
Refer to Comments
When not in DDRII mode these signals are NC’s
DDRRES[2:1]
•
Refer to
for the
recommended
termination for DDRII
mode.
•
When not in DDRII
mode these signals
have a 1.0 K pull-down.
HPI#
8.2 K pull-up
P_BOOT16#
1.5 K pull-down when
needed (refer to comments)
Bus Width is latched on the rising (asserting) edge of
P_RST#
, it sets
the default bus width for the PBI Memory Boot window:
•
0 = 16 bits wide (Requires a pull-down resistor.)
•
1 = 8 bits wide (Default mode)
Muxed onto signal
AD[4]
.
MEM_TYPE
1.5 K pull-down when
needed (refer to comments)
Memory Type:
MEM_TYPE
is latched on the rising (asserting) edge
of P_RST# and it defines the speed of the DDR SDRAM interface.
0 = DDR-II SDRAM at 400 MHz (Required pull-down resistor.)
1 = DDR SDRAM at 333 MHz (Default mode)
Muxed onto signal
AD[2]
RETRY
1.5 K pull-down when
needed (refer to comments)
Configuration Retry Mode:
RETRY
is latched on the rising (asserting)
edge of
P_RST#
and determines when PCI interface of the ATU
disables PCI configuration cycles by signaling a retry until the
configuration cycle retry bit is cleared in the PCI configuration and
status register.
0 = Configuration Cycles enabled (Requires pull down resistor.)
1 = Configuration Retry enabled in the ATU and the Configuration.
(Default mode)
Muxed onto signal
AD[6]
CORE_RST#
1.5 K pull-down when
needed (refer to comments)
Core Reset Mode is latched on the rising (asserting) edge of
P_RST#
and determines when the Intel
®
XScale
™
core is held in reset until the
processor reset bit is cleared in PCI configuration and status register.
0 = Hold in reset. (Requires pull-down resistor.)
1 = Do not hold in reset. (Default mode)
Muxed onto signal
AD[5]
BRG_EN
1.5 K pull-down when
needed (refer to comments)
Bridge Enable
:
BRG_EN
latched at rising (deasserting) edge of
P_RST#
and determines when the 80331 operates with PCI-to-PCI
Bridge.
0 = Disable Bridge, enable
P_CLK
input on
S_CLKIN
input.
(Requires pull-down resistor)
1 = Enabled Bridge. (Default mode)
Muxed onto signal
AD[0]
DDRSLWCRES
DDRIMPCRES
ODT[1:0]
Connect to ODT on DIMM
terminated with 49.9 ohm
resistor to VTT
When not used this pin is left as a “no connect”.
Table 3.
Terminations: Pull-up/Pull-down (Sheet 4 of 4)
Signal
Pull-up or Pull-down
Resistor Value (in Ohms)
Comments
Содержание 80331
Страница 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Страница 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Страница 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Страница 130: ...Intel 80331 I O Processor Design Guide Peripheral Local Bus 130 This Page Intentionally Left Blank ...
Страница 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...