104
Memory Controller
7.5.3
DIMM Layout Design
The following tables provide the source synchronous, clock and control layout guidelines when
laying out the board for DDRII 400 registered DIMMs. The guidelines were based on simulating
RawA and RawB DIMM topologies.
7.5.3.1
DDR II 400 DIMM Source Synchronous Routing
This section lists the recommendations for the DDR II 400 Source Synchronous Routing. These
signals include all the DQ/DQS/DM signals. Refer to
for a block diagram
of the lengths and matching requirements.
Figure 49.
Intel
®
80331 I/O Processor DDRII 400 DIMM Source Synchronous Routing
DQ Group 2
D
I
M
M
2.0" - 8.0"
I/O Processor
DQS Group 2
8 lines
X1
X1 +/- 50 mils
DQS# Group 2
X1+/-25 mils
DQ Group 1
DQS Group 1
8 lines
Y1
Y1 +/- 50 mils
DQS# Group 1
Y1+/-25 mils
Содержание 80331
Страница 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Страница 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Страница 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Страница 130: ...Intel 80331 I O Processor Design Guide Peripheral Local Bus 130 This Page Intentionally Left Blank ...
Страница 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...