13
Introduction
Aggressor
A network that transmits a coupled signal to another network is aggressor network.
Victim
A network that receives a coupled cross-talk signal from another network is a victim network.
Network
The trace of a PCB that completes an electrical connection between two or more components.
Stub
Branch from a trunk terminating at the pad of an agent.
ISI
Intersymbol Interference (ISI). This occurs when a transition that has not been completely
dissipated, interferes with a signal being transmitted down a transmission line. ISI can impact
both the timing and signal integrity. It is dependent on frequency, time delay of the line and the
refection coefficient at the driver and receiver. Examples of ISI patterns that could be used in
testing at the maximum allowable frequencies are the sequences shown below:
0101010101010101
0011001100110011
0001110001110001111
CRB
Customer Reference Board
PC1600
JEDEC Names for DDR based on peak data rates.
PC1600= clock of 100 MHz * 2 data words/clock * 8 bytes = 1600 MB/sec
PC2100
JEDEC Names for DDR based on peak data rates.
PC2100= clock of 133 MHz * 2 data words/clock * 8 bytes = 2128 MB/sec
PC2700
JEDEC Names for DDR II based on peak data rates.
PC2700= clock of 167 MHz * 2 data words/clock * 8 bytes = 2672 MB/sec
PC3200
JEDEC Names for DDR II based on peak data rates.
PC3200= clock of 200 MHz * 2 data words/clock * 8 bytes = 3200 MB/sec
Downstream
At or toward the Primary PCI interface from the Secondary PCI interface
Local memory
Memory subsystem on the Intel XScale
®
core DDR SDRAM or Peripheral Bus Interface
busses.
DWORD
32-bit data word.
Local bus
80331 Internal Bus.
Outbound
At or toward the PCI interface of the 80331 ATU from the Internal Bus.
Inbound
At or toward the Internal Bus of the 80331 from the PCI interface of the ATU.
Local processor Intel XScale
®
core
within
the
80331
.
Core processor Intel XScale
®
core
within
the
80331
.
Flip Chip
FC-BGA (flip chip-ball grid array) chip packages are designed with core flipped up on the back of
the chip, facing away from the PCB. This allows more efficient cooling of the package.
Mode
Conversion
Mode Conversions are due to imperfections on the interconnect which transform differential
mode voltage to common mode voltage and common mode voltage to differential voltage.
ROMB
Raid on motherboard
ODT
On Die Termination - eliminates the need for termination resistors by placing the termination at
the chip.
Table 1.
Terminology and Definitions (Sheet 2 of 2)
Term
Definition
Aggressor Network
Victim Network
Zo
Zo
Zo
Zo
Содержание 80331
Страница 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Страница 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Страница 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Страница 130: ...Intel 80331 I O Processor Design Guide Peripheral Local Bus 130 This Page Intentionally Left Blank ...
Страница 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...