48
PCI-X Layout Guidelines
6.4.2
Single-Slot at 133 MHz
shows one of the chipset PCI AD lines connected through TL_AD1 line segments to a
single-slot connector CONN1 through TL1 line segment to the 80331.
P
Figure 17.
Single-Slot Point-to-Point Topology
Table 9.
PCI-X 133 MHz Single Slot Routing Recommendations
Parameter
Routing Guideline for Lower AD Bus Routing Guideline for Upper AD Bus
Reference Plane
Preferred Layer
Route over an unbroken ground plane
Stripline
Breakout
5 mils on 5 mils spacing. Maximum length of breakout region is 500 mils.
Motherboard Impedance (for
both microstrip and stripline)
50 ohms +/- 15%
Add-in card Impedance (for
both microstrip and stripline)
57 ohms +/- 15%
Stripline Trace Spacing
12 mils from edge to edge
Microstrip Trace Spacing
18 mils from edge to edge
Group Spacing
Spacing from other groups: 25 mils minimum edge to edge
Trace Length 1 (TL1): From
80331 signal Ball to first
junction
2.25” minimum - 7.5” maximum
1.25” minimum - 6.75” maximum
Trace Length 2 (TL_AD1)-
from connector to receiver
0.75” minimum - 1.5” maximum
1.75” minimum - 2.75” maximum
Length Matching
Requirements:
No length matching is required among datalines. For length matching for clocks,
refer clock guidelines
Number of vias
Two vias maximum
TL1
CONN1
TL
_
A
D1
AD1
Содержание 80331
Страница 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Страница 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Страница 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Страница 130: ...Intel 80331 I O Processor Design Guide Peripheral Local Bus 130 This Page Intentionally Left Blank ...
Страница 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...